RISC-V: Add vmulhsu.vv C++ API tests

Message ID 20230206130045.92105-1-juzhe.zhong@rivai.ai
State Committed
Commit b81d711d189238d726ee7758bff40759d08b5d6d
Headers
Series RISC-V: Add vmulhsu.vv C++ API tests |

Commit Message

钟居哲 Feb. 6, 2023, 1 p.m. UTC
  From: Ju-Zhe Zhong <juzhe.zhong@rivai.ai>

gcc/testsuite/ChangeLog:

        * g++.target/riscv/rvv/base/vmulhsu_vv-1.C: New test.
        * g++.target/riscv/rvv/base/vmulhsu_vv-2.C: New test.
        * g++.target/riscv/rvv/base/vmulhsu_vv-3.C: New test.
        * g++.target/riscv/rvv/base/vmulhsu_vv_mu-1.C: New test.
        * g++.target/riscv/rvv/base/vmulhsu_vv_mu-2.C: New test.
        * g++.target/riscv/rvv/base/vmulhsu_vv_mu-3.C: New test.
        * g++.target/riscv/rvv/base/vmulhsu_vv_tu-1.C: New test.
        * g++.target/riscv/rvv/base/vmulhsu_vv_tu-2.C: New test.
        * g++.target/riscv/rvv/base/vmulhsu_vv_tu-3.C: New test.
        * g++.target/riscv/rvv/base/vmulhsu_vv_tum-1.C: New test.
        * g++.target/riscv/rvv/base/vmulhsu_vv_tum-2.C: New test.
        * g++.target/riscv/rvv/base/vmulhsu_vv_tum-3.C: New test.
        * g++.target/riscv/rvv/base/vmulhsu_vv_tumu-1.C: New test.
        * g++.target/riscv/rvv/base/vmulhsu_vv_tumu-2.C: New test.
        * g++.target/riscv/rvv/base/vmulhsu_vv_tumu-3.C: New test.

---
 .../g++.target/riscv/rvv/base/vmulhsu_vv-1.C  | 314 ++++++++++++++++++
 .../g++.target/riscv/rvv/base/vmulhsu_vv-2.C  | 314 ++++++++++++++++++
 .../g++.target/riscv/rvv/base/vmulhsu_vv-3.C  | 314 ++++++++++++++++++
 .../riscv/rvv/base/vmulhsu_vv_mu-1.C          | 160 +++++++++
 .../riscv/rvv/base/vmulhsu_vv_mu-2.C          | 160 +++++++++
 .../riscv/rvv/base/vmulhsu_vv_mu-3.C          | 160 +++++++++
 .../riscv/rvv/base/vmulhsu_vv_tu-1.C          | 160 +++++++++
 .../riscv/rvv/base/vmulhsu_vv_tu-2.C          | 160 +++++++++
 .../riscv/rvv/base/vmulhsu_vv_tu-3.C          | 160 +++++++++
 .../riscv/rvv/base/vmulhsu_vv_tum-1.C         | 160 +++++++++
 .../riscv/rvv/base/vmulhsu_vv_tum-2.C         | 160 +++++++++
 .../riscv/rvv/base/vmulhsu_vv_tum-3.C         | 160 +++++++++
 .../riscv/rvv/base/vmulhsu_vv_tumu-1.C        | 160 +++++++++
 .../riscv/rvv/base/vmulhsu_vv_tumu-2.C        | 160 +++++++++
 .../riscv/rvv/base/vmulhsu_vv_tumu-3.C        | 160 +++++++++
 15 files changed, 2862 insertions(+)
 create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv-1.C
 create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv-2.C
 create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv-3.C
 create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_mu-1.C
 create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_mu-2.C
 create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_mu-3.C
 create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tu-1.C
 create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tu-2.C
 create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tu-3.C
 create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tum-1.C
 create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tum-2.C
 create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tum-3.C
 create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tumu-1.C
 create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tumu-2.C
 create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tumu-3.C
  

Patch

diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv-1.C b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv-1.C
new file mode 100644
index 00000000000..7ba9ab0642a
--- /dev/null
+++ b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv-1.C
@@ -0,0 +1,314 @@ 
+/* { dg-do compile } */
+/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */
+
+#include "riscv_vector.h"
+
+vint8mf8_t test___riscv_vmulhsu(vint8mf8_t op1,vuint8mf8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,vl);
+}
+
+
+vint8mf4_t test___riscv_vmulhsu(vint8mf4_t op1,vuint8mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,vl);
+}
+
+
+vint8mf2_t test___riscv_vmulhsu(vint8mf2_t op1,vuint8mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,vl);
+}
+
+
+vint8m1_t test___riscv_vmulhsu(vint8m1_t op1,vuint8m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,vl);
+}
+
+
+vint8m2_t test___riscv_vmulhsu(vint8m2_t op1,vuint8m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,vl);
+}
+
+
+vint8m4_t test___riscv_vmulhsu(vint8m4_t op1,vuint8m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,vl);
+}
+
+
+vint8m8_t test___riscv_vmulhsu(vint8m8_t op1,vuint8m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,vl);
+}
+
+
+vint16mf4_t test___riscv_vmulhsu(vint16mf4_t op1,vuint16mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,vl);
+}
+
+
+vint16mf2_t test___riscv_vmulhsu(vint16mf2_t op1,vuint16mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,vl);
+}
+
+
+vint16m1_t test___riscv_vmulhsu(vint16m1_t op1,vuint16m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,vl);
+}
+
+
+vint16m2_t test___riscv_vmulhsu(vint16m2_t op1,vuint16m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,vl);
+}
+
+
+vint16m4_t test___riscv_vmulhsu(vint16m4_t op1,vuint16m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,vl);
+}
+
+
+vint16m8_t test___riscv_vmulhsu(vint16m8_t op1,vuint16m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,vl);
+}
+
+
+vint32mf2_t test___riscv_vmulhsu(vint32mf2_t op1,vuint32mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,vl);
+}
+
+
+vint32m1_t test___riscv_vmulhsu(vint32m1_t op1,vuint32m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,vl);
+}
+
+
+vint32m2_t test___riscv_vmulhsu(vint32m2_t op1,vuint32m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,vl);
+}
+
+
+vint32m4_t test___riscv_vmulhsu(vint32m4_t op1,vuint32m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,vl);
+}
+
+
+vint32m8_t test___riscv_vmulhsu(vint32m8_t op1,vuint32m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,vl);
+}
+
+
+vint64m1_t test___riscv_vmulhsu(vint64m1_t op1,vuint64m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,vl);
+}
+
+
+vint64m2_t test___riscv_vmulhsu(vint64m2_t op1,vuint64m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,vl);
+}
+
+
+vint64m4_t test___riscv_vmulhsu(vint64m4_t op1,vuint64m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,vl);
+}
+
+
+vint64m8_t test___riscv_vmulhsu(vint64m8_t op1,vuint64m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,vl);
+}
+
+
+vint8mf8_t test___riscv_vmulhsu(vbool64_t mask,vint8mf8_t op1,vuint8mf8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,vl);
+}
+
+
+vint8mf4_t test___riscv_vmulhsu(vbool32_t mask,vint8mf4_t op1,vuint8mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,vl);
+}
+
+
+vint8mf2_t test___riscv_vmulhsu(vbool16_t mask,vint8mf2_t op1,vuint8mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,vl);
+}
+
+
+vint8m1_t test___riscv_vmulhsu(vbool8_t mask,vint8m1_t op1,vuint8m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,vl);
+}
+
+
+vint8m2_t test___riscv_vmulhsu(vbool4_t mask,vint8m2_t op1,vuint8m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,vl);
+}
+
+
+vint8m4_t test___riscv_vmulhsu(vbool2_t mask,vint8m4_t op1,vuint8m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,vl);
+}
+
+
+vint8m8_t test___riscv_vmulhsu(vbool1_t mask,vint8m8_t op1,vuint8m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,vl);
+}
+
+
+vint16mf4_t test___riscv_vmulhsu(vbool64_t mask,vint16mf4_t op1,vuint16mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,vl);
+}
+
+
+vint16mf2_t test___riscv_vmulhsu(vbool32_t mask,vint16mf2_t op1,vuint16mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,vl);
+}
+
+
+vint16m1_t test___riscv_vmulhsu(vbool16_t mask,vint16m1_t op1,vuint16m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,vl);
+}
+
+
+vint16m2_t test___riscv_vmulhsu(vbool8_t mask,vint16m2_t op1,vuint16m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,vl);
+}
+
+
+vint16m4_t test___riscv_vmulhsu(vbool4_t mask,vint16m4_t op1,vuint16m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,vl);
+}
+
+
+vint16m8_t test___riscv_vmulhsu(vbool2_t mask,vint16m8_t op1,vuint16m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,vl);
+}
+
+
+vint32mf2_t test___riscv_vmulhsu(vbool64_t mask,vint32mf2_t op1,vuint32mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,vl);
+}
+
+
+vint32m1_t test___riscv_vmulhsu(vbool32_t mask,vint32m1_t op1,vuint32m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,vl);
+}
+
+
+vint32m2_t test___riscv_vmulhsu(vbool16_t mask,vint32m2_t op1,vuint32m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,vl);
+}
+
+
+vint32m4_t test___riscv_vmulhsu(vbool8_t mask,vint32m4_t op1,vuint32m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,vl);
+}
+
+
+vint32m8_t test___riscv_vmulhsu(vbool4_t mask,vint32m8_t op1,vuint32m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,vl);
+}
+
+
+vint64m1_t test___riscv_vmulhsu(vbool64_t mask,vint64m1_t op1,vuint64m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,vl);
+}
+
+
+vint64m2_t test___riscv_vmulhsu(vbool32_t mask,vint64m2_t op1,vuint64m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,vl);
+}
+
+
+vint64m4_t test___riscv_vmulhsu(vbool16_t mask,vint64m4_t op1,vuint64m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,vl);
+}
+
+
+vint64m8_t test___riscv_vmulhsu(vbool8_t mask,vint64m8_t op1,vuint64m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,vl);
+}
+
+
+
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv-2.C b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv-2.C
new file mode 100644
index 00000000000..09499dd6617
--- /dev/null
+++ b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv-2.C
@@ -0,0 +1,314 @@ 
+/* { dg-do compile } */
+/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */
+
+#include "riscv_vector.h"
+
+vint8mf8_t test___riscv_vmulhsu(vint8mf8_t op1,vuint8mf8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,31);
+}
+
+
+vint8mf4_t test___riscv_vmulhsu(vint8mf4_t op1,vuint8mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,31);
+}
+
+
+vint8mf2_t test___riscv_vmulhsu(vint8mf2_t op1,vuint8mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,31);
+}
+
+
+vint8m1_t test___riscv_vmulhsu(vint8m1_t op1,vuint8m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,31);
+}
+
+
+vint8m2_t test___riscv_vmulhsu(vint8m2_t op1,vuint8m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,31);
+}
+
+
+vint8m4_t test___riscv_vmulhsu(vint8m4_t op1,vuint8m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,31);
+}
+
+
+vint8m8_t test___riscv_vmulhsu(vint8m8_t op1,vuint8m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,31);
+}
+
+
+vint16mf4_t test___riscv_vmulhsu(vint16mf4_t op1,vuint16mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,31);
+}
+
+
+vint16mf2_t test___riscv_vmulhsu(vint16mf2_t op1,vuint16mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,31);
+}
+
+
+vint16m1_t test___riscv_vmulhsu(vint16m1_t op1,vuint16m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,31);
+}
+
+
+vint16m2_t test___riscv_vmulhsu(vint16m2_t op1,vuint16m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,31);
+}
+
+
+vint16m4_t test___riscv_vmulhsu(vint16m4_t op1,vuint16m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,31);
+}
+
+
+vint16m8_t test___riscv_vmulhsu(vint16m8_t op1,vuint16m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,31);
+}
+
+
+vint32mf2_t test___riscv_vmulhsu(vint32mf2_t op1,vuint32mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,31);
+}
+
+
+vint32m1_t test___riscv_vmulhsu(vint32m1_t op1,vuint32m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,31);
+}
+
+
+vint32m2_t test___riscv_vmulhsu(vint32m2_t op1,vuint32m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,31);
+}
+
+
+vint32m4_t test___riscv_vmulhsu(vint32m4_t op1,vuint32m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,31);
+}
+
+
+vint32m8_t test___riscv_vmulhsu(vint32m8_t op1,vuint32m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,31);
+}
+
+
+vint64m1_t test___riscv_vmulhsu(vint64m1_t op1,vuint64m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,31);
+}
+
+
+vint64m2_t test___riscv_vmulhsu(vint64m2_t op1,vuint64m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,31);
+}
+
+
+vint64m4_t test___riscv_vmulhsu(vint64m4_t op1,vuint64m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,31);
+}
+
+
+vint64m8_t test___riscv_vmulhsu(vint64m8_t op1,vuint64m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,31);
+}
+
+
+vint8mf8_t test___riscv_vmulhsu(vbool64_t mask,vint8mf8_t op1,vuint8mf8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,31);
+}
+
+
+vint8mf4_t test___riscv_vmulhsu(vbool32_t mask,vint8mf4_t op1,vuint8mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,31);
+}
+
+
+vint8mf2_t test___riscv_vmulhsu(vbool16_t mask,vint8mf2_t op1,vuint8mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,31);
+}
+
+
+vint8m1_t test___riscv_vmulhsu(vbool8_t mask,vint8m1_t op1,vuint8m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,31);
+}
+
+
+vint8m2_t test___riscv_vmulhsu(vbool4_t mask,vint8m2_t op1,vuint8m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,31);
+}
+
+
+vint8m4_t test___riscv_vmulhsu(vbool2_t mask,vint8m4_t op1,vuint8m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,31);
+}
+
+
+vint8m8_t test___riscv_vmulhsu(vbool1_t mask,vint8m8_t op1,vuint8m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,31);
+}
+
+
+vint16mf4_t test___riscv_vmulhsu(vbool64_t mask,vint16mf4_t op1,vuint16mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,31);
+}
+
+
+vint16mf2_t test___riscv_vmulhsu(vbool32_t mask,vint16mf2_t op1,vuint16mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,31);
+}
+
+
+vint16m1_t test___riscv_vmulhsu(vbool16_t mask,vint16m1_t op1,vuint16m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,31);
+}
+
+
+vint16m2_t test___riscv_vmulhsu(vbool8_t mask,vint16m2_t op1,vuint16m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,31);
+}
+
+
+vint16m4_t test___riscv_vmulhsu(vbool4_t mask,vint16m4_t op1,vuint16m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,31);
+}
+
+
+vint16m8_t test___riscv_vmulhsu(vbool2_t mask,vint16m8_t op1,vuint16m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,31);
+}
+
+
+vint32mf2_t test___riscv_vmulhsu(vbool64_t mask,vint32mf2_t op1,vuint32mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,31);
+}
+
+
+vint32m1_t test___riscv_vmulhsu(vbool32_t mask,vint32m1_t op1,vuint32m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,31);
+}
+
+
+vint32m2_t test___riscv_vmulhsu(vbool16_t mask,vint32m2_t op1,vuint32m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,31);
+}
+
+
+vint32m4_t test___riscv_vmulhsu(vbool8_t mask,vint32m4_t op1,vuint32m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,31);
+}
+
+
+vint32m8_t test___riscv_vmulhsu(vbool4_t mask,vint32m8_t op1,vuint32m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,31);
+}
+
+
+vint64m1_t test___riscv_vmulhsu(vbool64_t mask,vint64m1_t op1,vuint64m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,31);
+}
+
+
+vint64m2_t test___riscv_vmulhsu(vbool32_t mask,vint64m2_t op1,vuint64m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,31);
+}
+
+
+vint64m4_t test___riscv_vmulhsu(vbool16_t mask,vint64m4_t op1,vuint64m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,31);
+}
+
+
+vint64m8_t test___riscv_vmulhsu(vbool8_t mask,vint64m8_t op1,vuint64m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,31);
+}
+
+
+
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv-3.C b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv-3.C
new file mode 100644
index 00000000000..ec4bec76dd3
--- /dev/null
+++ b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv-3.C
@@ -0,0 +1,314 @@ 
+/* { dg-do compile } */
+/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */
+
+#include "riscv_vector.h"
+
+vint8mf8_t test___riscv_vmulhsu(vint8mf8_t op1,vuint8mf8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,32);
+}
+
+
+vint8mf4_t test___riscv_vmulhsu(vint8mf4_t op1,vuint8mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,32);
+}
+
+
+vint8mf2_t test___riscv_vmulhsu(vint8mf2_t op1,vuint8mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,32);
+}
+
+
+vint8m1_t test___riscv_vmulhsu(vint8m1_t op1,vuint8m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,32);
+}
+
+
+vint8m2_t test___riscv_vmulhsu(vint8m2_t op1,vuint8m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,32);
+}
+
+
+vint8m4_t test___riscv_vmulhsu(vint8m4_t op1,vuint8m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,32);
+}
+
+
+vint8m8_t test___riscv_vmulhsu(vint8m8_t op1,vuint8m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,32);
+}
+
+
+vint16mf4_t test___riscv_vmulhsu(vint16mf4_t op1,vuint16mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,32);
+}
+
+
+vint16mf2_t test___riscv_vmulhsu(vint16mf2_t op1,vuint16mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,32);
+}
+
+
+vint16m1_t test___riscv_vmulhsu(vint16m1_t op1,vuint16m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,32);
+}
+
+
+vint16m2_t test___riscv_vmulhsu(vint16m2_t op1,vuint16m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,32);
+}
+
+
+vint16m4_t test___riscv_vmulhsu(vint16m4_t op1,vuint16m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,32);
+}
+
+
+vint16m8_t test___riscv_vmulhsu(vint16m8_t op1,vuint16m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,32);
+}
+
+
+vint32mf2_t test___riscv_vmulhsu(vint32mf2_t op1,vuint32mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,32);
+}
+
+
+vint32m1_t test___riscv_vmulhsu(vint32m1_t op1,vuint32m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,32);
+}
+
+
+vint32m2_t test___riscv_vmulhsu(vint32m2_t op1,vuint32m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,32);
+}
+
+
+vint32m4_t test___riscv_vmulhsu(vint32m4_t op1,vuint32m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,32);
+}
+
+
+vint32m8_t test___riscv_vmulhsu(vint32m8_t op1,vuint32m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,32);
+}
+
+
+vint64m1_t test___riscv_vmulhsu(vint64m1_t op1,vuint64m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,32);
+}
+
+
+vint64m2_t test___riscv_vmulhsu(vint64m2_t op1,vuint64m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,32);
+}
+
+
+vint64m4_t test___riscv_vmulhsu(vint64m4_t op1,vuint64m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,32);
+}
+
+
+vint64m8_t test___riscv_vmulhsu(vint64m8_t op1,vuint64m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(op1,op2,32);
+}
+
+
+vint8mf8_t test___riscv_vmulhsu(vbool64_t mask,vint8mf8_t op1,vuint8mf8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,32);
+}
+
+
+vint8mf4_t test___riscv_vmulhsu(vbool32_t mask,vint8mf4_t op1,vuint8mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,32);
+}
+
+
+vint8mf2_t test___riscv_vmulhsu(vbool16_t mask,vint8mf2_t op1,vuint8mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,32);
+}
+
+
+vint8m1_t test___riscv_vmulhsu(vbool8_t mask,vint8m1_t op1,vuint8m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,32);
+}
+
+
+vint8m2_t test___riscv_vmulhsu(vbool4_t mask,vint8m2_t op1,vuint8m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,32);
+}
+
+
+vint8m4_t test___riscv_vmulhsu(vbool2_t mask,vint8m4_t op1,vuint8m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,32);
+}
+
+
+vint8m8_t test___riscv_vmulhsu(vbool1_t mask,vint8m8_t op1,vuint8m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,32);
+}
+
+
+vint16mf4_t test___riscv_vmulhsu(vbool64_t mask,vint16mf4_t op1,vuint16mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,32);
+}
+
+
+vint16mf2_t test___riscv_vmulhsu(vbool32_t mask,vint16mf2_t op1,vuint16mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,32);
+}
+
+
+vint16m1_t test___riscv_vmulhsu(vbool16_t mask,vint16m1_t op1,vuint16m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,32);
+}
+
+
+vint16m2_t test___riscv_vmulhsu(vbool8_t mask,vint16m2_t op1,vuint16m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,32);
+}
+
+
+vint16m4_t test___riscv_vmulhsu(vbool4_t mask,vint16m4_t op1,vuint16m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,32);
+}
+
+
+vint16m8_t test___riscv_vmulhsu(vbool2_t mask,vint16m8_t op1,vuint16m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,32);
+}
+
+
+vint32mf2_t test___riscv_vmulhsu(vbool64_t mask,vint32mf2_t op1,vuint32mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,32);
+}
+
+
+vint32m1_t test___riscv_vmulhsu(vbool32_t mask,vint32m1_t op1,vuint32m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,32);
+}
+
+
+vint32m2_t test___riscv_vmulhsu(vbool16_t mask,vint32m2_t op1,vuint32m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,32);
+}
+
+
+vint32m4_t test___riscv_vmulhsu(vbool8_t mask,vint32m4_t op1,vuint32m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,32);
+}
+
+
+vint32m8_t test___riscv_vmulhsu(vbool4_t mask,vint32m8_t op1,vuint32m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,32);
+}
+
+
+vint64m1_t test___riscv_vmulhsu(vbool64_t mask,vint64m1_t op1,vuint64m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,32);
+}
+
+
+vint64m2_t test___riscv_vmulhsu(vbool32_t mask,vint64m2_t op1,vuint64m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,32);
+}
+
+
+vint64m4_t test___riscv_vmulhsu(vbool16_t mask,vint64m4_t op1,vuint64m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,32);
+}
+
+
+vint64m8_t test___riscv_vmulhsu(vbool8_t mask,vint64m8_t op1,vuint64m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu(mask,op1,op2,32);
+}
+
+
+
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_mu-1.C b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_mu-1.C
new file mode 100644
index 00000000000..b3dd3c51102
--- /dev/null
+++ b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_mu-1.C
@@ -0,0 +1,160 @@ 
+/* { dg-do compile } */
+/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */
+
+#include "riscv_vector.h"
+
+vint8mf8_t test___riscv_vmulhsu_mu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,vuint8mf8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,vl);
+}
+
+
+vint8mf4_t test___riscv_vmulhsu_mu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,vuint8mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,vl);
+}
+
+
+vint8mf2_t test___riscv_vmulhsu_mu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,vuint8mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,vl);
+}
+
+
+vint8m1_t test___riscv_vmulhsu_mu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,vuint8m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,vl);
+}
+
+
+vint8m2_t test___riscv_vmulhsu_mu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,vuint8m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,vl);
+}
+
+
+vint8m4_t test___riscv_vmulhsu_mu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,vuint8m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,vl);
+}
+
+
+vint8m8_t test___riscv_vmulhsu_mu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,vuint8m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,vl);
+}
+
+
+vint16mf4_t test___riscv_vmulhsu_mu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,vuint16mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,vl);
+}
+
+
+vint16mf2_t test___riscv_vmulhsu_mu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,vuint16mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,vl);
+}
+
+
+vint16m1_t test___riscv_vmulhsu_mu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,vuint16m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,vl);
+}
+
+
+vint16m2_t test___riscv_vmulhsu_mu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,vuint16m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,vl);
+}
+
+
+vint16m4_t test___riscv_vmulhsu_mu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,vuint16m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,vl);
+}
+
+
+vint16m8_t test___riscv_vmulhsu_mu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,vuint16m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,vl);
+}
+
+
+vint32mf2_t test___riscv_vmulhsu_mu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,vuint32mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,vl);
+}
+
+
+vint32m1_t test___riscv_vmulhsu_mu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,vuint32m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,vl);
+}
+
+
+vint32m2_t test___riscv_vmulhsu_mu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,vuint32m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,vl);
+}
+
+
+vint32m4_t test___riscv_vmulhsu_mu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,vuint32m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,vl);
+}
+
+
+vint32m8_t test___riscv_vmulhsu_mu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,vuint32m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,vl);
+}
+
+
+vint64m1_t test___riscv_vmulhsu_mu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,vuint64m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,vl);
+}
+
+
+vint64m2_t test___riscv_vmulhsu_mu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,vuint64m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,vl);
+}
+
+
+vint64m4_t test___riscv_vmulhsu_mu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,vuint64m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,vl);
+}
+
+
+vint64m8_t test___riscv_vmulhsu_mu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,vuint64m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,vl);
+}
+
+
+
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_mu-2.C b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_mu-2.C
new file mode 100644
index 00000000000..17849ee2f7b
--- /dev/null
+++ b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_mu-2.C
@@ -0,0 +1,160 @@ 
+/* { dg-do compile } */
+/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */
+
+#include "riscv_vector.h"
+
+vint8mf8_t test___riscv_vmulhsu_mu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,vuint8mf8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,31);
+}
+
+
+vint8mf4_t test___riscv_vmulhsu_mu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,vuint8mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,31);
+}
+
+
+vint8mf2_t test___riscv_vmulhsu_mu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,vuint8mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,31);
+}
+
+
+vint8m1_t test___riscv_vmulhsu_mu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,vuint8m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,31);
+}
+
+
+vint8m2_t test___riscv_vmulhsu_mu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,vuint8m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,31);
+}
+
+
+vint8m4_t test___riscv_vmulhsu_mu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,vuint8m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,31);
+}
+
+
+vint8m8_t test___riscv_vmulhsu_mu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,vuint8m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,31);
+}
+
+
+vint16mf4_t test___riscv_vmulhsu_mu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,vuint16mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,31);
+}
+
+
+vint16mf2_t test___riscv_vmulhsu_mu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,vuint16mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,31);
+}
+
+
+vint16m1_t test___riscv_vmulhsu_mu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,vuint16m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,31);
+}
+
+
+vint16m2_t test___riscv_vmulhsu_mu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,vuint16m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,31);
+}
+
+
+vint16m4_t test___riscv_vmulhsu_mu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,vuint16m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,31);
+}
+
+
+vint16m8_t test___riscv_vmulhsu_mu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,vuint16m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,31);
+}
+
+
+vint32mf2_t test___riscv_vmulhsu_mu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,vuint32mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,31);
+}
+
+
+vint32m1_t test___riscv_vmulhsu_mu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,vuint32m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,31);
+}
+
+
+vint32m2_t test___riscv_vmulhsu_mu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,vuint32m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,31);
+}
+
+
+vint32m4_t test___riscv_vmulhsu_mu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,vuint32m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,31);
+}
+
+
+vint32m8_t test___riscv_vmulhsu_mu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,vuint32m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,31);
+}
+
+
+vint64m1_t test___riscv_vmulhsu_mu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,vuint64m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,31);
+}
+
+
+vint64m2_t test___riscv_vmulhsu_mu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,vuint64m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,31);
+}
+
+
+vint64m4_t test___riscv_vmulhsu_mu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,vuint64m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,31);
+}
+
+
+vint64m8_t test___riscv_vmulhsu_mu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,vuint64m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,31);
+}
+
+
+
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_mu-3.C b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_mu-3.C
new file mode 100644
index 00000000000..7b7200abec9
--- /dev/null
+++ b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_mu-3.C
@@ -0,0 +1,160 @@ 
+/* { dg-do compile } */
+/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */
+
+#include "riscv_vector.h"
+
+vint8mf8_t test___riscv_vmulhsu_mu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,vuint8mf8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,32);
+}
+
+
+vint8mf4_t test___riscv_vmulhsu_mu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,vuint8mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,32);
+}
+
+
+vint8mf2_t test___riscv_vmulhsu_mu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,vuint8mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,32);
+}
+
+
+vint8m1_t test___riscv_vmulhsu_mu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,vuint8m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,32);
+}
+
+
+vint8m2_t test___riscv_vmulhsu_mu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,vuint8m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,32);
+}
+
+
+vint8m4_t test___riscv_vmulhsu_mu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,vuint8m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,32);
+}
+
+
+vint8m8_t test___riscv_vmulhsu_mu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,vuint8m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,32);
+}
+
+
+vint16mf4_t test___riscv_vmulhsu_mu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,vuint16mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,32);
+}
+
+
+vint16mf2_t test___riscv_vmulhsu_mu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,vuint16mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,32);
+}
+
+
+vint16m1_t test___riscv_vmulhsu_mu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,vuint16m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,32);
+}
+
+
+vint16m2_t test___riscv_vmulhsu_mu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,vuint16m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,32);
+}
+
+
+vint16m4_t test___riscv_vmulhsu_mu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,vuint16m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,32);
+}
+
+
+vint16m8_t test___riscv_vmulhsu_mu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,vuint16m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,32);
+}
+
+
+vint32mf2_t test___riscv_vmulhsu_mu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,vuint32mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,32);
+}
+
+
+vint32m1_t test___riscv_vmulhsu_mu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,vuint32m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,32);
+}
+
+
+vint32m2_t test___riscv_vmulhsu_mu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,vuint32m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,32);
+}
+
+
+vint32m4_t test___riscv_vmulhsu_mu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,vuint32m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,32);
+}
+
+
+vint32m8_t test___riscv_vmulhsu_mu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,vuint32m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,32);
+}
+
+
+vint64m1_t test___riscv_vmulhsu_mu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,vuint64m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,32);
+}
+
+
+vint64m2_t test___riscv_vmulhsu_mu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,vuint64m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,32);
+}
+
+
+vint64m4_t test___riscv_vmulhsu_mu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,vuint64m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,32);
+}
+
+
+vint64m8_t test___riscv_vmulhsu_mu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,vuint64m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_mu(mask,merge,op1,op2,32);
+}
+
+
+
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tu-1.C b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tu-1.C
new file mode 100644
index 00000000000..4220c3723b4
--- /dev/null
+++ b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tu-1.C
@@ -0,0 +1,160 @@ 
+/* { dg-do compile } */
+/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */
+
+#include "riscv_vector.h"
+
+vint8mf8_t test___riscv_vmulhsu_tu(vint8mf8_t merge,vint8mf8_t op1,vuint8mf8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,vl);
+}
+
+
+vint8mf4_t test___riscv_vmulhsu_tu(vint8mf4_t merge,vint8mf4_t op1,vuint8mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,vl);
+}
+
+
+vint8mf2_t test___riscv_vmulhsu_tu(vint8mf2_t merge,vint8mf2_t op1,vuint8mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,vl);
+}
+
+
+vint8m1_t test___riscv_vmulhsu_tu(vint8m1_t merge,vint8m1_t op1,vuint8m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,vl);
+}
+
+
+vint8m2_t test___riscv_vmulhsu_tu(vint8m2_t merge,vint8m2_t op1,vuint8m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,vl);
+}
+
+
+vint8m4_t test___riscv_vmulhsu_tu(vint8m4_t merge,vint8m4_t op1,vuint8m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,vl);
+}
+
+
+vint8m8_t test___riscv_vmulhsu_tu(vint8m8_t merge,vint8m8_t op1,vuint8m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,vl);
+}
+
+
+vint16mf4_t test___riscv_vmulhsu_tu(vint16mf4_t merge,vint16mf4_t op1,vuint16mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,vl);
+}
+
+
+vint16mf2_t test___riscv_vmulhsu_tu(vint16mf2_t merge,vint16mf2_t op1,vuint16mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,vl);
+}
+
+
+vint16m1_t test___riscv_vmulhsu_tu(vint16m1_t merge,vint16m1_t op1,vuint16m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,vl);
+}
+
+
+vint16m2_t test___riscv_vmulhsu_tu(vint16m2_t merge,vint16m2_t op1,vuint16m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,vl);
+}
+
+
+vint16m4_t test___riscv_vmulhsu_tu(vint16m4_t merge,vint16m4_t op1,vuint16m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,vl);
+}
+
+
+vint16m8_t test___riscv_vmulhsu_tu(vint16m8_t merge,vint16m8_t op1,vuint16m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,vl);
+}
+
+
+vint32mf2_t test___riscv_vmulhsu_tu(vint32mf2_t merge,vint32mf2_t op1,vuint32mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,vl);
+}
+
+
+vint32m1_t test___riscv_vmulhsu_tu(vint32m1_t merge,vint32m1_t op1,vuint32m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,vl);
+}
+
+
+vint32m2_t test___riscv_vmulhsu_tu(vint32m2_t merge,vint32m2_t op1,vuint32m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,vl);
+}
+
+
+vint32m4_t test___riscv_vmulhsu_tu(vint32m4_t merge,vint32m4_t op1,vuint32m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,vl);
+}
+
+
+vint32m8_t test___riscv_vmulhsu_tu(vint32m8_t merge,vint32m8_t op1,vuint32m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,vl);
+}
+
+
+vint64m1_t test___riscv_vmulhsu_tu(vint64m1_t merge,vint64m1_t op1,vuint64m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,vl);
+}
+
+
+vint64m2_t test___riscv_vmulhsu_tu(vint64m2_t merge,vint64m2_t op1,vuint64m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,vl);
+}
+
+
+vint64m4_t test___riscv_vmulhsu_tu(vint64m4_t merge,vint64m4_t op1,vuint64m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,vl);
+}
+
+
+vint64m8_t test___riscv_vmulhsu_tu(vint64m8_t merge,vint64m8_t op1,vuint64m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,vl);
+}
+
+
+
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tu-2.C b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tu-2.C
new file mode 100644
index 00000000000..814b61c4e6e
--- /dev/null
+++ b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tu-2.C
@@ -0,0 +1,160 @@ 
+/* { dg-do compile } */
+/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */
+
+#include "riscv_vector.h"
+
+vint8mf8_t test___riscv_vmulhsu_tu(vint8mf8_t merge,vint8mf8_t op1,vuint8mf8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,31);
+}
+
+
+vint8mf4_t test___riscv_vmulhsu_tu(vint8mf4_t merge,vint8mf4_t op1,vuint8mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,31);
+}
+
+
+vint8mf2_t test___riscv_vmulhsu_tu(vint8mf2_t merge,vint8mf2_t op1,vuint8mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,31);
+}
+
+
+vint8m1_t test___riscv_vmulhsu_tu(vint8m1_t merge,vint8m1_t op1,vuint8m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,31);
+}
+
+
+vint8m2_t test___riscv_vmulhsu_tu(vint8m2_t merge,vint8m2_t op1,vuint8m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,31);
+}
+
+
+vint8m4_t test___riscv_vmulhsu_tu(vint8m4_t merge,vint8m4_t op1,vuint8m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,31);
+}
+
+
+vint8m8_t test___riscv_vmulhsu_tu(vint8m8_t merge,vint8m8_t op1,vuint8m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,31);
+}
+
+
+vint16mf4_t test___riscv_vmulhsu_tu(vint16mf4_t merge,vint16mf4_t op1,vuint16mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,31);
+}
+
+
+vint16mf2_t test___riscv_vmulhsu_tu(vint16mf2_t merge,vint16mf2_t op1,vuint16mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,31);
+}
+
+
+vint16m1_t test___riscv_vmulhsu_tu(vint16m1_t merge,vint16m1_t op1,vuint16m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,31);
+}
+
+
+vint16m2_t test___riscv_vmulhsu_tu(vint16m2_t merge,vint16m2_t op1,vuint16m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,31);
+}
+
+
+vint16m4_t test___riscv_vmulhsu_tu(vint16m4_t merge,vint16m4_t op1,vuint16m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,31);
+}
+
+
+vint16m8_t test___riscv_vmulhsu_tu(vint16m8_t merge,vint16m8_t op1,vuint16m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,31);
+}
+
+
+vint32mf2_t test___riscv_vmulhsu_tu(vint32mf2_t merge,vint32mf2_t op1,vuint32mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,31);
+}
+
+
+vint32m1_t test___riscv_vmulhsu_tu(vint32m1_t merge,vint32m1_t op1,vuint32m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,31);
+}
+
+
+vint32m2_t test___riscv_vmulhsu_tu(vint32m2_t merge,vint32m2_t op1,vuint32m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,31);
+}
+
+
+vint32m4_t test___riscv_vmulhsu_tu(vint32m4_t merge,vint32m4_t op1,vuint32m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,31);
+}
+
+
+vint32m8_t test___riscv_vmulhsu_tu(vint32m8_t merge,vint32m8_t op1,vuint32m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,31);
+}
+
+
+vint64m1_t test___riscv_vmulhsu_tu(vint64m1_t merge,vint64m1_t op1,vuint64m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,31);
+}
+
+
+vint64m2_t test___riscv_vmulhsu_tu(vint64m2_t merge,vint64m2_t op1,vuint64m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,31);
+}
+
+
+vint64m4_t test___riscv_vmulhsu_tu(vint64m4_t merge,vint64m4_t op1,vuint64m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,31);
+}
+
+
+vint64m8_t test___riscv_vmulhsu_tu(vint64m8_t merge,vint64m8_t op1,vuint64m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,31);
+}
+
+
+
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tu-3.C b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tu-3.C
new file mode 100644
index 00000000000..7662c94a9de
--- /dev/null
+++ b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tu-3.C
@@ -0,0 +1,160 @@ 
+/* { dg-do compile } */
+/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */
+
+#include "riscv_vector.h"
+
+vint8mf8_t test___riscv_vmulhsu_tu(vint8mf8_t merge,vint8mf8_t op1,vuint8mf8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,32);
+}
+
+
+vint8mf4_t test___riscv_vmulhsu_tu(vint8mf4_t merge,vint8mf4_t op1,vuint8mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,32);
+}
+
+
+vint8mf2_t test___riscv_vmulhsu_tu(vint8mf2_t merge,vint8mf2_t op1,vuint8mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,32);
+}
+
+
+vint8m1_t test___riscv_vmulhsu_tu(vint8m1_t merge,vint8m1_t op1,vuint8m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,32);
+}
+
+
+vint8m2_t test___riscv_vmulhsu_tu(vint8m2_t merge,vint8m2_t op1,vuint8m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,32);
+}
+
+
+vint8m4_t test___riscv_vmulhsu_tu(vint8m4_t merge,vint8m4_t op1,vuint8m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,32);
+}
+
+
+vint8m8_t test___riscv_vmulhsu_tu(vint8m8_t merge,vint8m8_t op1,vuint8m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,32);
+}
+
+
+vint16mf4_t test___riscv_vmulhsu_tu(vint16mf4_t merge,vint16mf4_t op1,vuint16mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,32);
+}
+
+
+vint16mf2_t test___riscv_vmulhsu_tu(vint16mf2_t merge,vint16mf2_t op1,vuint16mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,32);
+}
+
+
+vint16m1_t test___riscv_vmulhsu_tu(vint16m1_t merge,vint16m1_t op1,vuint16m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,32);
+}
+
+
+vint16m2_t test___riscv_vmulhsu_tu(vint16m2_t merge,vint16m2_t op1,vuint16m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,32);
+}
+
+
+vint16m4_t test___riscv_vmulhsu_tu(vint16m4_t merge,vint16m4_t op1,vuint16m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,32);
+}
+
+
+vint16m8_t test___riscv_vmulhsu_tu(vint16m8_t merge,vint16m8_t op1,vuint16m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,32);
+}
+
+
+vint32mf2_t test___riscv_vmulhsu_tu(vint32mf2_t merge,vint32mf2_t op1,vuint32mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,32);
+}
+
+
+vint32m1_t test___riscv_vmulhsu_tu(vint32m1_t merge,vint32m1_t op1,vuint32m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,32);
+}
+
+
+vint32m2_t test___riscv_vmulhsu_tu(vint32m2_t merge,vint32m2_t op1,vuint32m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,32);
+}
+
+
+vint32m4_t test___riscv_vmulhsu_tu(vint32m4_t merge,vint32m4_t op1,vuint32m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,32);
+}
+
+
+vint32m8_t test___riscv_vmulhsu_tu(vint32m8_t merge,vint32m8_t op1,vuint32m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,32);
+}
+
+
+vint64m1_t test___riscv_vmulhsu_tu(vint64m1_t merge,vint64m1_t op1,vuint64m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,32);
+}
+
+
+vint64m2_t test___riscv_vmulhsu_tu(vint64m2_t merge,vint64m2_t op1,vuint64m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,32);
+}
+
+
+vint64m4_t test___riscv_vmulhsu_tu(vint64m4_t merge,vint64m4_t op1,vuint64m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,32);
+}
+
+
+vint64m8_t test___riscv_vmulhsu_tu(vint64m8_t merge,vint64m8_t op1,vuint64m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tu(merge,op1,op2,32);
+}
+
+
+
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 1 } } */
diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tum-1.C b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tum-1.C
new file mode 100644
index 00000000000..f66b8e4ea38
--- /dev/null
+++ b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tum-1.C
@@ -0,0 +1,160 @@ 
+/* { dg-do compile } */
+/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */
+
+#include "riscv_vector.h"
+
+vint8mf8_t test___riscv_vmulhsu_tum(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,vuint8mf8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,vl);
+}
+
+
+vint8mf4_t test___riscv_vmulhsu_tum(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,vuint8mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,vl);
+}
+
+
+vint8mf2_t test___riscv_vmulhsu_tum(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,vuint8mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,vl);
+}
+
+
+vint8m1_t test___riscv_vmulhsu_tum(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,vuint8m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,vl);
+}
+
+
+vint8m2_t test___riscv_vmulhsu_tum(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,vuint8m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,vl);
+}
+
+
+vint8m4_t test___riscv_vmulhsu_tum(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,vuint8m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,vl);
+}
+
+
+vint8m8_t test___riscv_vmulhsu_tum(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,vuint8m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,vl);
+}
+
+
+vint16mf4_t test___riscv_vmulhsu_tum(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,vuint16mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,vl);
+}
+
+
+vint16mf2_t test___riscv_vmulhsu_tum(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,vuint16mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,vl);
+}
+
+
+vint16m1_t test___riscv_vmulhsu_tum(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,vuint16m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,vl);
+}
+
+
+vint16m2_t test___riscv_vmulhsu_tum(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,vuint16m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,vl);
+}
+
+
+vint16m4_t test___riscv_vmulhsu_tum(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,vuint16m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,vl);
+}
+
+
+vint16m8_t test___riscv_vmulhsu_tum(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,vuint16m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,vl);
+}
+
+
+vint32mf2_t test___riscv_vmulhsu_tum(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,vuint32mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,vl);
+}
+
+
+vint32m1_t test___riscv_vmulhsu_tum(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,vuint32m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,vl);
+}
+
+
+vint32m2_t test___riscv_vmulhsu_tum(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,vuint32m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,vl);
+}
+
+
+vint32m4_t test___riscv_vmulhsu_tum(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,vuint32m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,vl);
+}
+
+
+vint32m8_t test___riscv_vmulhsu_tum(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,vuint32m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,vl);
+}
+
+
+vint64m1_t test___riscv_vmulhsu_tum(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,vuint64m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,vl);
+}
+
+
+vint64m2_t test___riscv_vmulhsu_tum(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,vuint64m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,vl);
+}
+
+
+vint64m4_t test___riscv_vmulhsu_tum(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,vuint64m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,vl);
+}
+
+
+vint64m8_t test___riscv_vmulhsu_tum(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,vuint64m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,vl);
+}
+
+
+
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tum-2.C b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tum-2.C
new file mode 100644
index 00000000000..ca91825c6cd
--- /dev/null
+++ b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tum-2.C
@@ -0,0 +1,160 @@ 
+/* { dg-do compile } */
+/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */
+
+#include "riscv_vector.h"
+
+vint8mf8_t test___riscv_vmulhsu_tum(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,vuint8mf8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,31);
+}
+
+
+vint8mf4_t test___riscv_vmulhsu_tum(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,vuint8mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,31);
+}
+
+
+vint8mf2_t test___riscv_vmulhsu_tum(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,vuint8mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,31);
+}
+
+
+vint8m1_t test___riscv_vmulhsu_tum(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,vuint8m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,31);
+}
+
+
+vint8m2_t test___riscv_vmulhsu_tum(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,vuint8m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,31);
+}
+
+
+vint8m4_t test___riscv_vmulhsu_tum(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,vuint8m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,31);
+}
+
+
+vint8m8_t test___riscv_vmulhsu_tum(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,vuint8m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,31);
+}
+
+
+vint16mf4_t test___riscv_vmulhsu_tum(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,vuint16mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,31);
+}
+
+
+vint16mf2_t test___riscv_vmulhsu_tum(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,vuint16mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,31);
+}
+
+
+vint16m1_t test___riscv_vmulhsu_tum(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,vuint16m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,31);
+}
+
+
+vint16m2_t test___riscv_vmulhsu_tum(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,vuint16m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,31);
+}
+
+
+vint16m4_t test___riscv_vmulhsu_tum(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,vuint16m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,31);
+}
+
+
+vint16m8_t test___riscv_vmulhsu_tum(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,vuint16m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,31);
+}
+
+
+vint32mf2_t test___riscv_vmulhsu_tum(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,vuint32mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,31);
+}
+
+
+vint32m1_t test___riscv_vmulhsu_tum(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,vuint32m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,31);
+}
+
+
+vint32m2_t test___riscv_vmulhsu_tum(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,vuint32m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,31);
+}
+
+
+vint32m4_t test___riscv_vmulhsu_tum(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,vuint32m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,31);
+}
+
+
+vint32m8_t test___riscv_vmulhsu_tum(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,vuint32m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,31);
+}
+
+
+vint64m1_t test___riscv_vmulhsu_tum(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,vuint64m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,31);
+}
+
+
+vint64m2_t test___riscv_vmulhsu_tum(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,vuint64m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,31);
+}
+
+
+vint64m4_t test___riscv_vmulhsu_tum(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,vuint64m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,31);
+}
+
+
+vint64m8_t test___riscv_vmulhsu_tum(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,vuint64m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,31);
+}
+
+
+
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tum-3.C b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tum-3.C
new file mode 100644
index 00000000000..5420852d494
--- /dev/null
+++ b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tum-3.C
@@ -0,0 +1,160 @@ 
+/* { dg-do compile } */
+/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */
+
+#include "riscv_vector.h"
+
+vint8mf8_t test___riscv_vmulhsu_tum(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,vuint8mf8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,32);
+}
+
+
+vint8mf4_t test___riscv_vmulhsu_tum(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,vuint8mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,32);
+}
+
+
+vint8mf2_t test___riscv_vmulhsu_tum(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,vuint8mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,32);
+}
+
+
+vint8m1_t test___riscv_vmulhsu_tum(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,vuint8m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,32);
+}
+
+
+vint8m2_t test___riscv_vmulhsu_tum(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,vuint8m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,32);
+}
+
+
+vint8m4_t test___riscv_vmulhsu_tum(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,vuint8m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,32);
+}
+
+
+vint8m8_t test___riscv_vmulhsu_tum(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,vuint8m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,32);
+}
+
+
+vint16mf4_t test___riscv_vmulhsu_tum(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,vuint16mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,32);
+}
+
+
+vint16mf2_t test___riscv_vmulhsu_tum(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,vuint16mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,32);
+}
+
+
+vint16m1_t test___riscv_vmulhsu_tum(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,vuint16m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,32);
+}
+
+
+vint16m2_t test___riscv_vmulhsu_tum(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,vuint16m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,32);
+}
+
+
+vint16m4_t test___riscv_vmulhsu_tum(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,vuint16m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,32);
+}
+
+
+vint16m8_t test___riscv_vmulhsu_tum(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,vuint16m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,32);
+}
+
+
+vint32mf2_t test___riscv_vmulhsu_tum(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,vuint32mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,32);
+}
+
+
+vint32m1_t test___riscv_vmulhsu_tum(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,vuint32m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,32);
+}
+
+
+vint32m2_t test___riscv_vmulhsu_tum(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,vuint32m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,32);
+}
+
+
+vint32m4_t test___riscv_vmulhsu_tum(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,vuint32m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,32);
+}
+
+
+vint32m8_t test___riscv_vmulhsu_tum(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,vuint32m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,32);
+}
+
+
+vint64m1_t test___riscv_vmulhsu_tum(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,vuint64m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,32);
+}
+
+
+vint64m2_t test___riscv_vmulhsu_tum(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,vuint64m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,32);
+}
+
+
+vint64m4_t test___riscv_vmulhsu_tum(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,vuint64m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,32);
+}
+
+
+vint64m8_t test___riscv_vmulhsu_tum(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,vuint64m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tum(mask,merge,op1,op2,32);
+}
+
+
+
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tumu-1.C b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tumu-1.C
new file mode 100644
index 00000000000..65eddd5d4e8
--- /dev/null
+++ b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tumu-1.C
@@ -0,0 +1,160 @@ 
+/* { dg-do compile } */
+/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */
+
+#include "riscv_vector.h"
+
+vint8mf8_t test___riscv_vmulhsu_tumu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,vuint8mf8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,vl);
+}
+
+
+vint8mf4_t test___riscv_vmulhsu_tumu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,vuint8mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,vl);
+}
+
+
+vint8mf2_t test___riscv_vmulhsu_tumu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,vuint8mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,vl);
+}
+
+
+vint8m1_t test___riscv_vmulhsu_tumu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,vuint8m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,vl);
+}
+
+
+vint8m2_t test___riscv_vmulhsu_tumu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,vuint8m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,vl);
+}
+
+
+vint8m4_t test___riscv_vmulhsu_tumu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,vuint8m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,vl);
+}
+
+
+vint8m8_t test___riscv_vmulhsu_tumu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,vuint8m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,vl);
+}
+
+
+vint16mf4_t test___riscv_vmulhsu_tumu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,vuint16mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,vl);
+}
+
+
+vint16mf2_t test___riscv_vmulhsu_tumu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,vuint16mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,vl);
+}
+
+
+vint16m1_t test___riscv_vmulhsu_tumu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,vuint16m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,vl);
+}
+
+
+vint16m2_t test___riscv_vmulhsu_tumu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,vuint16m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,vl);
+}
+
+
+vint16m4_t test___riscv_vmulhsu_tumu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,vuint16m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,vl);
+}
+
+
+vint16m8_t test___riscv_vmulhsu_tumu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,vuint16m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,vl);
+}
+
+
+vint32mf2_t test___riscv_vmulhsu_tumu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,vuint32mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,vl);
+}
+
+
+vint32m1_t test___riscv_vmulhsu_tumu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,vuint32m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,vl);
+}
+
+
+vint32m2_t test___riscv_vmulhsu_tumu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,vuint32m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,vl);
+}
+
+
+vint32m4_t test___riscv_vmulhsu_tumu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,vuint32m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,vl);
+}
+
+
+vint32m8_t test___riscv_vmulhsu_tumu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,vuint32m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,vl);
+}
+
+
+vint64m1_t test___riscv_vmulhsu_tumu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,vuint64m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,vl);
+}
+
+
+vint64m2_t test___riscv_vmulhsu_tumu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,vuint64m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,vl);
+}
+
+
+vint64m4_t test___riscv_vmulhsu_tumu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,vuint64m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,vl);
+}
+
+
+vint64m8_t test___riscv_vmulhsu_tumu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,vuint64m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,vl);
+}
+
+
+
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tumu-2.C b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tumu-2.C
new file mode 100644
index 00000000000..4fa9e98d0b6
--- /dev/null
+++ b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tumu-2.C
@@ -0,0 +1,160 @@ 
+/* { dg-do compile } */
+/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */
+
+#include "riscv_vector.h"
+
+vint8mf8_t test___riscv_vmulhsu_tumu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,vuint8mf8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,31);
+}
+
+
+vint8mf4_t test___riscv_vmulhsu_tumu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,vuint8mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,31);
+}
+
+
+vint8mf2_t test___riscv_vmulhsu_tumu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,vuint8mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,31);
+}
+
+
+vint8m1_t test___riscv_vmulhsu_tumu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,vuint8m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,31);
+}
+
+
+vint8m2_t test___riscv_vmulhsu_tumu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,vuint8m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,31);
+}
+
+
+vint8m4_t test___riscv_vmulhsu_tumu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,vuint8m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,31);
+}
+
+
+vint8m8_t test___riscv_vmulhsu_tumu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,vuint8m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,31);
+}
+
+
+vint16mf4_t test___riscv_vmulhsu_tumu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,vuint16mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,31);
+}
+
+
+vint16mf2_t test___riscv_vmulhsu_tumu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,vuint16mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,31);
+}
+
+
+vint16m1_t test___riscv_vmulhsu_tumu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,vuint16m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,31);
+}
+
+
+vint16m2_t test___riscv_vmulhsu_tumu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,vuint16m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,31);
+}
+
+
+vint16m4_t test___riscv_vmulhsu_tumu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,vuint16m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,31);
+}
+
+
+vint16m8_t test___riscv_vmulhsu_tumu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,vuint16m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,31);
+}
+
+
+vint32mf2_t test___riscv_vmulhsu_tumu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,vuint32mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,31);
+}
+
+
+vint32m1_t test___riscv_vmulhsu_tumu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,vuint32m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,31);
+}
+
+
+vint32m2_t test___riscv_vmulhsu_tumu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,vuint32m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,31);
+}
+
+
+vint32m4_t test___riscv_vmulhsu_tumu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,vuint32m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,31);
+}
+
+
+vint32m8_t test___riscv_vmulhsu_tumu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,vuint32m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,31);
+}
+
+
+vint64m1_t test___riscv_vmulhsu_tumu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,vuint64m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,31);
+}
+
+
+vint64m2_t test___riscv_vmulhsu_tumu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,vuint64m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,31);
+}
+
+
+vint64m4_t test___riscv_vmulhsu_tumu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,vuint64m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,31);
+}
+
+
+vint64m8_t test___riscv_vmulhsu_tumu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,vuint64m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,31);
+}
+
+
+
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tumu-3.C b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tumu-3.C
new file mode 100644
index 00000000000..c05680f5acc
--- /dev/null
+++ b/gcc/testsuite/g++.target/riscv/rvv/base/vmulhsu_vv_tumu-3.C
@@ -0,0 +1,160 @@ 
+/* { dg-do compile } */
+/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */
+
+#include "riscv_vector.h"
+
+vint8mf8_t test___riscv_vmulhsu_tumu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,vuint8mf8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,32);
+}
+
+
+vint8mf4_t test___riscv_vmulhsu_tumu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,vuint8mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,32);
+}
+
+
+vint8mf2_t test___riscv_vmulhsu_tumu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,vuint8mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,32);
+}
+
+
+vint8m1_t test___riscv_vmulhsu_tumu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,vuint8m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,32);
+}
+
+
+vint8m2_t test___riscv_vmulhsu_tumu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,vuint8m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,32);
+}
+
+
+vint8m4_t test___riscv_vmulhsu_tumu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,vuint8m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,32);
+}
+
+
+vint8m8_t test___riscv_vmulhsu_tumu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,vuint8m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,32);
+}
+
+
+vint16mf4_t test___riscv_vmulhsu_tumu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,vuint16mf4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,32);
+}
+
+
+vint16mf2_t test___riscv_vmulhsu_tumu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,vuint16mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,32);
+}
+
+
+vint16m1_t test___riscv_vmulhsu_tumu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,vuint16m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,32);
+}
+
+
+vint16m2_t test___riscv_vmulhsu_tumu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,vuint16m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,32);
+}
+
+
+vint16m4_t test___riscv_vmulhsu_tumu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,vuint16m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,32);
+}
+
+
+vint16m8_t test___riscv_vmulhsu_tumu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,vuint16m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,32);
+}
+
+
+vint32mf2_t test___riscv_vmulhsu_tumu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,vuint32mf2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,32);
+}
+
+
+vint32m1_t test___riscv_vmulhsu_tumu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,vuint32m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,32);
+}
+
+
+vint32m2_t test___riscv_vmulhsu_tumu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,vuint32m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,32);
+}
+
+
+vint32m4_t test___riscv_vmulhsu_tumu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,vuint32m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,32);
+}
+
+
+vint32m8_t test___riscv_vmulhsu_tumu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,vuint32m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,32);
+}
+
+
+vint64m1_t test___riscv_vmulhsu_tumu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,vuint64m1_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,32);
+}
+
+
+vint64m2_t test___riscv_vmulhsu_tumu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,vuint64m2_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,32);
+}
+
+
+vint64m4_t test___riscv_vmulhsu_tumu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,vuint64m4_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,32);
+}
+
+
+vint64m8_t test___riscv_vmulhsu_tumu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,vuint64m8_t op2,size_t vl)
+{
+    return __riscv_vmulhsu_tumu(mask,merge,op1,op2,32);
+}
+
+
+
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */
+/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*mu\s+vmulhsu\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 1 } } */