From patchwork Thu Dec 4 12:42:33 2025 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Srinath Parvathaneni X-Patchwork-Id: 125893 Return-Path: X-Original-To: patchwork@sourceware.org Delivered-To: patchwork@sourceware.org Received: from vm01.sourceware.org (localhost [IPv6:::1]) by sourceware.org (Postfix) with ESMTP id A9AF94BC89BC for ; Thu, 4 Dec 2025 12:45:22 +0000 (GMT) DKIM-Filter: OpenDKIM Filter v2.11.0 sourceware.org A9AF94BC89BC Authentication-Results: sourceware.org; dkim=pass (1024-bit key, unprotected) header.d=arm.com header.i=@arm.com header.a=rsa-sha256 header.s=selector1 header.b=NQYEF4DB; dkim=pass (1024-bit key) header.d=arm.com header.i=@arm.com header.a=rsa-sha256 header.s=selector1 header.b=NQYEF4DB X-Original-To: binutils@sourceware.org Delivered-To: binutils@sourceware.org Received: from MRWPR03CU001.outbound.protection.outlook.com (mail-francesouthazon11011068.outbound.protection.outlook.com [40.107.130.68]) by sourceware.org (Postfix) with ESMTPS id B56BA4BA2E01 for ; Thu, 4 Dec 2025 12:44:03 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.2 sourceware.org B56BA4BA2E01 Authentication-Results: sourceware.org; dmarc=pass (p=none dis=none) header.from=arm.com Authentication-Results: sourceware.org; spf=pass smtp.mailfrom=arm.com ARC-Filter: OpenARC Filter v1.0.0 sourceware.org B56BA4BA2E01 Authentication-Results: server2.sourceware.org; arc=pass smtp.remote-ip=40.107.130.68 ARC-Seal: i=3; a=rsa-sha256; d=sourceware.org; s=key; t=1764852244; cv=pass; b=QAx3yr4iz2mwd40UXvCugjCCjj2eeyf51YkGYnzQuDLZwNcO6ShEKv6ulPSIrWnEenLJCF5wLQIVUON2xOeU4kkspMLrQrr0buE6iImMEgbj7sZzuKv0cdEAYXcm3M8U2a7ALg4uPKE3ABdLxDhK2jERjJ5JDVDOeLTtQZUMS0g= ARC-Message-Signature: i=3; a=rsa-sha256; d=sourceware.org; s=key; t=1764852244; c=relaxed/simple; bh=DUlqFPySgzPhd4QwIqRWkayd1SIc4QK4zPvi0XW38x8=; h=DKIM-Signature:DKIM-Signature:From:To:Subject:Date:Message-ID: MIME-Version; b=SUjeMVNlw+aW6d7yWZ//yw0G/XJT4VIojpRrRK3Ju3NP1GrNPcoYCdQ5/7dpSQhovhr8hC0gtgp0hcw1kpZpyIDUOdgQpyyfl0qLSrAfb/LfIoQLGGwQjLMDs6Et18eLpofs1gtKZ7QsRzhAKKWgt/CjlxVueXkIS3lQwTaGBjg= ARC-Authentication-Results: i=3; server2.sourceware.org DKIM-Filter: OpenDKIM Filter v2.11.0 sourceware.org B56BA4BA2E01 ARC-Seal: i=2; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=pass; b=W72wpukdNDZl1laHw6vHLp5lQ4Hdb5YUx8EEyMCF9zEiopsRwuIEPZu4elCGumJnfQU3j5s6+B/Cewc46DniJN/jlxp9/dX1ffwQPwR7MabFr4kbgvo60ZqY/63rkK1xvCZwc4x5l4o96qcZz8t4FUVk8zmrtWakamJcaHOu6spQQlK+i+Zq+IPHfoxEgTintrN6ygIwCY4gM4iIewQz+C7s/JavCXquXad6H7kkG4b9TujAks/wrPT6oLrJRaemxgQilTaR0k9gjYWV7j3z9F7+4zC3oh8Z540mAODBQuQJLyy3Bz5YfRvGbCvcH+s28HiBPmJ1VrGY8V74Kj6ZaQ== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=F0FQRwc1udDaGH9qHn3g6I8BGbKQgGW1wW12i/LH8z4=; b=bXzscJVkjRC8EKKyiRqVuftpbzOspv2zJcBd7MDKr48CTHzBlVuc5KLiOaxkJhKAwkuzhVoOqYoAkr0y2u15eyy8fJvlsvizmMEt6murN1UZfLXe9rpxVRZM+PYu9rqiCORYompc8XeCgRadCtNuh/fXKy6q3hfVWIrefxZQRXfYdGvkoOr7AU1ZS/BGcs7PYNRycaCjqc12h+uRUdM2hb3iTrKN7wlhok6jAQ2LNmaje0MYvjy6j6sEyP72oIbbvac+SMNBMsiYufa53Yq8WSSLWEQnn4/MwKUPugPiKllwUeJryGy5A7uAxycnnEVZL4Eizw16zIUHLGkFeFbz1g== ARC-Authentication-Results: i=2; mx.microsoft.com 1; spf=pass (sender ip is 4.158.2.129) smtp.rcpttodomain=sourceware.org smtp.mailfrom=arm.com; dmarc=pass (p=none sp=none pct=100) action=none header.from=arm.com; dkim=pass (signature was verified) header.d=arm.com; arc=pass (0 oda=1 ltdi=1 spf=[1,1,smtp.mailfrom=arm.com] dmarc=[1,1,header.from=arm.com]) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=arm.com; s=selector1; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=F0FQRwc1udDaGH9qHn3g6I8BGbKQgGW1wW12i/LH8z4=; b=NQYEF4DBIxVfY7c5eHNv6cpGVwHj+hhkRDuOnv5QLI7Iqw70QxmYbyJ/mDd2qvD4GN1LfJMJFXp+slq/O4edYbNEoUJanTTYfNovGtC8bxWpUtIR/1JBPq22IgQ0m5gSixS8C+WHPB33BspyNSDtvaMIoova7r+X6mjyqUJHUZo= Received: from DU2PR04CA0208.eurprd04.prod.outlook.com (2603:10a6:10:28d::33) by FRZPR08MB11100.eurprd08.prod.outlook.com (2603:10a6:d10:135::17) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.9388.9; Thu, 4 Dec 2025 12:43:54 +0000 Received: from DB5PEPF00014B9B.eurprd02.prod.outlook.com (2603:10a6:10:28d:cafe::b9) by DU2PR04CA0208.outlook.office365.com (2603:10a6:10:28d::33) with Microsoft SMTP Server (version=TLS1_3, cipher=TLS_AES_256_GCM_SHA384) id 15.20.9388.11 via Frontend Transport; Thu, 4 Dec 2025 12:43:53 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 4.158.2.129) smtp.mailfrom=arm.com; dkim=pass (signature was verified) header.d=arm.com;dmarc=pass action=none header.from=arm.com; Received-SPF: Pass (protection.outlook.com: domain of arm.com designates 4.158.2.129 as permitted sender) receiver=protection.outlook.com; client-ip=4.158.2.129; helo=outbound-uk1.az.dlp.m.darktrace.com; pr=C Received: from outbound-uk1.az.dlp.m.darktrace.com (4.158.2.129) by DB5PEPF00014B9B.mail.protection.outlook.com (10.167.8.168) with Microsoft SMTP Server (version=TLS1_3, cipher=TLS_AES_256_GCM_SHA384) id 15.20.9388.8 via Frontend Transport; Thu, 4 Dec 2025 12:43:53 +0000 ARC-Seal: i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none; b=TLo0fbf1PO5t2t2CuhMW5MZw9TIHdhOlatN8zFhwnc5i03MHgbA46ffS75a9aqFGs5jqXIYPSu5tJX0zsHRw50YVp7hmhJcqzvA2gMYIGzah4o79ECpQfHR9SnlGg4LyJjnr07cQy48eWvGXGPiA5FtILxuIbkeYwhpm+ZiJ5HijFozDWYZ9ne1sgoUboYDNJ8i9Ogl8LLup335vL1vLYeOSE9h8SQWqwQOF+Gj18OXJgF305Fw90cYcjwCBHmtYwL49JcTvIJ9IEPyRWim8YDWPpxmQUHx6bjcCMUuWTAyPrn6zzWelMz1xvCPVu+2/HdL5cLM+SC6iey36rDMoHQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=F0FQRwc1udDaGH9qHn3g6I8BGbKQgGW1wW12i/LH8z4=; b=rtfNdKQ/OPavz88+evUWsxr2NO0VTBVUdtJOolQ3RTopnQD2txdLDg38sff/F6qCd2OBzzWMwc9qHQjYX917ZOQ6A5jM9IzMhb5OT30xWkNUv1QfzNLjusbraBOYFCsaCc9E/VAbrsNUIkwc0p9ClZliOP696c+WhH15he0rS5uQJfl+/Hl9NPWm6Llb4g9NJ6pG4gHPywB9hUOetsIcUpSu16vB9WaAABWj2N/qEKCkGWWo91mbZ9g0LP6fePhs0X9Jdbm7k85yU9FuI54SRdYJEMP6ai9T2FI7oqkTvfDR6kJLV+8jRzJbnEiI5Igz+k0WG1fbpiTWw8aV/8z8wA== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 172.205.89.229) smtp.rcpttodomain=sourceware.org smtp.mailfrom=arm.com; dmarc=pass (p=none sp=none pct=100) action=none header.from=arm.com; dkim=none (message not signed); arc=none (0) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=arm.com; s=selector1; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=F0FQRwc1udDaGH9qHn3g6I8BGbKQgGW1wW12i/LH8z4=; b=NQYEF4DBIxVfY7c5eHNv6cpGVwHj+hhkRDuOnv5QLI7Iqw70QxmYbyJ/mDd2qvD4GN1LfJMJFXp+slq/O4edYbNEoUJanTTYfNovGtC8bxWpUtIR/1JBPq22IgQ0m5gSixS8C+WHPB33BspyNSDtvaMIoova7r+X6mjyqUJHUZo= Received: from AM8P190CA0001.EURP190.PROD.OUTLOOK.COM (2603:10a6:20b:219::6) by VI1PR08MB5502.eurprd08.prod.outlook.com (2603:10a6:803:12f::15) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.9388.9; Thu, 4 Dec 2025 12:42:46 +0000 Received: from AMS0EPF000001A6.eurprd05.prod.outlook.com (2603:10a6:20b:219:cafe::ae) by AM8P190CA0001.outlook.office365.com (2603:10a6:20b:219::6) with Microsoft SMTP Server (version=TLS1_3, cipher=TLS_AES_256_GCM_SHA384) id 15.20.9388.9 via Frontend Transport; Thu, 4 Dec 2025 12:42:45 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 172.205.89.229) smtp.mailfrom=arm.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=arm.com; Received-SPF: Pass (protection.outlook.com: domain of arm.com designates 172.205.89.229 as permitted sender) receiver=protection.outlook.com; client-ip=172.205.89.229; helo=nebula.arm.com; pr=C Received: from nebula.arm.com (172.205.89.229) by AMS0EPF000001A6.mail.protection.outlook.com (10.167.16.233) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.9388.8 via Frontend Transport; Thu, 4 Dec 2025 12:42:46 +0000 Received: from AZ-NEU-EX03.Arm.com (10.240.25.137) by AZ-NEU-EX04.Arm.com (10.240.25.138) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.2562.29; Thu, 4 Dec 2025 12:42:45 +0000 Received: from e120703.cambridge.arm.com (10.2.81.20) by mail.arm.com (10.240.25.137) with Microsoft SMTP Server id 15.2.2562.29 via Frontend Transport; Thu, 4 Dec 2025 12:42:45 +0000 From: Srinath Parvathaneni To: CC: , , , Srinath Parvathaneni , Matthew Malcomson Subject: [PATCH v1 1/3] aarch64: Add support for POE2 instructions. Date: Thu, 4 Dec 2025 12:42:33 +0000 Message-ID: <20251204124235.74048-2-srinath.parvathaneni@arm.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20251204124235.74048-1-srinath.parvathaneni@arm.com> References: <20251204124235.74048-1-srinath.parvathaneni@arm.com> MIME-Version: 1.0 X-EOPAttributedMessage: 1 X-MS-TrafficTypeDiagnostic: AMS0EPF000001A6:EE_|VI1PR08MB5502:EE_|DB5PEPF00014B9B:EE_|FRZPR08MB11100:EE_ X-MS-Office365-Filtering-Correlation-Id: bc189b02-fb87-44a4-fa42-08de3332c825 x-checkrecipientrouted: true NoDisclaimer: true X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam-Untrusted: BCL:0; ARA:13230040|376014|36860700013|82310400026|1800799024; X-Microsoft-Antispam-Message-Info-Original: IW4dhMwib9Zn8mi4C2sa0NYVJadse6N0WHaWjAqL36PWoMOhxwSh5zCUeiWBrxeGAvXA1fH5+5TzoF+W3DCoJkH2JEXcFKPxj82z0OfICwUQAwZxbI5fnMBLDhPrF7/eL9WclgYC21rorELEKjjV0+jodXX+XsenOytVgh4olRPtKuRKX21kyD+T7zz7iZBnYPjQk7w3rxENh2I4smMcErvfmcfbHlJm8FG/w5C8wnuyoTKIEus6phwbivWumbLqfxAptrX/Kwdf8Qof1ibwVJgBXlDmzf/qPtq+CKQ693TF68P7y7NvzV3F8D0Bsj3k3OBlmm+MtsP4YeTio9WBIj0WxXV6/DvQr0wTb8ls2KdisXbTcoJ9hKNkgzYqHmJ2fouOSoY2ElWQnSVMS3NoinSpQz47WDw+ejcQ/imTv4WeZnwGZkMN2GglyTIVwl3K47zjyDc4zg+X0sZCgdASfgISMm+UVmkIK4FG67ydLuX94qSMlY0umHHCbjR20gplbc694dKLDTLJtCFgDlZNFg6Kg+Jh/44SLa8eB8d93A4BjibVKruJ0JLKDuKgpKyG9FmWAJnC860ZF+8HWbrbQLy7BZoAYGzbkdJTJMjXBF2rBBe/rc63EXJ3FQh5TSc7og/jEcgRLACjHskLpbmv8ZN6RFlZz/jLnpxpFgnM2pOQMDqAwHMTtZL8AXmhmEmw+Gmvyl+FCLODqADJGW0R0t0DJQgTEucqDQEZXZk1KX6d7Nw4J203NZK4ROIYsJYKwIQoD+WoJJeM4zA/kGeJi4wMA0EohN92ytC6BxIyCh3xPseG5iK2e706DKaJ8wzn2wUCz8dWXmhz5nRx+HqpQmQMXBTpbV03c2grcGuJnHG5GoOV9frIMLPXsSptJ51nPf5/xhoUwFD6Er5o3bGvNLwZ/kJPoseIrR3lVKtpUUQwAAE8LLxFWqVi/wtvJ9SmiuGg7FowBWtv7k7jC0rTFyMtaOE1FI08+uibMmNyATYL5RAJossossMHBLm7BuCaOWPIS5hZuqfZbb4e3RyjMiTkIXasDDxHZ5AhbLa545NbItdkn3oxeA16ZsMsAR9As4zOZzsP53hj8UT6nWa/6tmtnNojgo5LCqTsREjS9GIAWSgUwzHoWo4oskNgdue26M51mTgL3HuBqnZyM4wP67jdPqoUqX0OB2OlPNG+uPiGR3SIxNElMyfhhRJWUZj/Hv5tSAdyPNbyNMxcNNRYwgnkKRGCdgSHfbUnv7dh/lXBey6YlqvZx9D2HIF5+doPZ+/fZz6Qq3c1LDc8bKgFi4JPSls7YOS8I1Uf3IPMiT5k/t24HBBhoH7BejzxErH0qSB421wFwRsWOJMFvNmE2wCC7sKuG2U8sQgfSJCjWNxBmE2dj6sirotjZnUKe1rgoA/SDl1jX7iLutRpiKH14b6xZLip2PiXVOMME+IP1mRDIP0Ncgj39MPOD5cNJ+d9tuP65P2Ro1kddNRjWZZ2cuMpUD9gvPhn+98DZ1krkumh5o5OWI+dyAit2EImjwJLATWXIJW65EaWfjHXZCjNIsuUC33+b+2KNGR7kOlPYeI= X-Forefront-Antispam-Report-Untrusted: CIP:172.205.89.229; CTRY:IE; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:nebula.arm.com; PTR:InfoDomainNonexistent; CAT:NONE; SFS:(13230040)(376014)(36860700013)(82310400026)(1800799024); DIR:OUT; SFP:1101; X-MS-Exchange-Transport-CrossTenantHeadersStamped: VI1PR08MB5502 X-MS-Exchange-Transport-CrossTenantHeadersStripped: DB5PEPF00014B9B.eurprd02.prod.outlook.com X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id-Prvs: f494684e-08e0-4cb4-2e03-08de3332a042 X-Microsoft-Antispam: BCL:0; ARA:13230040|36860700013|376014|82310400026|1800799024|14060799003|35042699022; X-Microsoft-Antispam-Message-Info: 7BovKqfURKJv0/AolpTFuxJ8OfS8Eh3Hr4JPkrR7eivIaRVnBCIZ/e+dpoi+XBPWO9Q06P1T94rHYpr29gKlk741z9deqdeM/OXCig4lMD5DJFaJhsjYSDr/J4XhKEg7/7306srqQ5y2g3HbpYauERQ8N74g3dBMeADj3kSG4hAtVSSmT0qvW6PgEi5IbSME1TCug6slQymUA/LzlHWw2/vSi3zC025Sg8IDGBTMYT1oSprieMM8m15Vt9fsaTSy9p+FpdE0CM6vEfritsmxPor+PMwMy1wSn0cl9rdwzZFlu20+1B7g5kw6Ly2xQCjrSYsW+c07LjFSeNQ9fm/cAAsyslLMHHcU/p+5WYVVM2tskog8VjytCo1rF7RoJim41B28Q43XHAwgK/6UzT0098/Xbrtyamg0BXd1z/ER+9LfVdboUwS/AY+Z9Q69tNegYkM1o4zTI25u8icqoshQvUFhcLnKcMyY3QWxM4RMTzIrG4CVNrum6DfWWRAoo9GEyfVT9bJznJl4tsVjbMXMneO2qT+olJL39DvysTJVQ73gj26Q8hxf3jXfK79LdifPRFNxuF29SJPJWMpjLA3O/xqv8ALo8cppvigo2wXCcMHKliVkm78qPYnfatz0UZ0GzVF0MFwXiZJzZjotJCWqJpO4vJdPs+R8iRY5cF/LjsJ0Ft0/X3+Gu1GoiV1V0c6MMRUpvqFCuSgyjuFi1k9AjSYvMEgcLJwn8nyOVjcBIkS/iNFrSg2mjkiKjwBLh6ytK91/wIouiS7TAHSQVc95JGk4Uem+06xKDR8HuTk574RWyHC1lTjUBzlyr6DM0VFR9Eb4ghwpaazdYsx4HexFrKTwkOOe2oZ+j+I9rXyNe8x+T3KA6Pan/qOJ5JAm0ohXMJQMHojr8gVXHFguE+i7ScnYNIvLKl4oDDAboEAz+di8duYEzohcz/UaLilO0ueOEZKX86jEMTb4eqPbFiUSwvBBPzjGdJFYbe1DrPXFGWIFbVhpTSmp7q/guMl6TFpPcLlFdZYFJmr41JSYkpeCgeW6oyQJiKwkpZTaFEAuQNr5UJ4k1K4GLdb4shGMkl1O4pUSIjy/HzThfFq/3fe2EUIpfDoguGQJtoJtlAHgZkV+H5KTLA0husk1L/Im8gzkK792wi786AXwSObqSHhPuqL4pOhyQfm+kzDSWuG51PuO2Y6TNfTKZtda7LrZsIdj0TE9sPf3oolDaII47Lo7xhVdQnAgC1fhZMg3Kr+fofCcOloiAzEzzYB8tdSUXXDJ7gAXJIuGQim/+GXH269yfKwxgTw4qw2RekaeN17nKFyPrgLPKxgYjKrNEoRR7s780Wna6qDy0fvWho8k0rVLHJh3Zz194VwzCum0yHaP3ERTD5H82v13Y5wj8zsjNCuGbl5jZhvJlYlFaSJ18TxvupJGnLCFnnSj8RIcSgLTaq0JRj9VPDFuTVn4FjO2JSJ7LhAOW/iH+p8R61Zz5Oo3ElXIqQASlDa2Us1rW/QOOKoLpnjQ1tzQlwrAxE3vnqfwCJMz8aON4vcl/Z4YfzgvoNNq7Ax6cf4a/CIM2/ozGmk= X-Forefront-Antispam-Report: CIP:4.158.2.129; CTRY:GB; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:outbound-uk1.az.dlp.m.darktrace.com; PTR:InfoDomainNonexistent; CAT:NONE; SFS:(13230040)(36860700013)(376014)(82310400026)(1800799024)(14060799003)(35042699022); DIR:OUT; SFP:1101; X-OriginatorOrg: arm.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 04 Dec 2025 12:43:53.2045 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: bc189b02-fb87-44a4-fa42-08de3332c825 X-MS-Exchange-CrossTenant-Id: f34e5979-57d9-4aaa-ad4d-b122a662184d X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=f34e5979-57d9-4aaa-ad4d-b122a662184d; Ip=[4.158.2.129]; Helo=[outbound-uk1.az.dlp.m.darktrace.com] X-MS-Exchange-CrossTenant-AuthSource: DB5PEPF00014B9B.eurprd02.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: FRZPR08MB11100 X-Spam-Status: No, score=-11.6 required=5.0 tests=BAYES_00, DKIM_SIGNED, DKIM_VALID, DKIM_VALID_AU, DKIM_VALID_EF, FORGED_SPF_HELO, GIT_PATCH_0, KAM_LOTSOFHASH, RCVD_IN_DNSWL_BLOCKED, RCVD_IN_MSPIKE_H2, RCVD_IN_VALIDITY_RPBL_BLOCKED, RCVD_IN_VALIDITY_SAFE_BLOCKED, SPF_HELO_PASS, SPF_NONE, TXREP autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on sourceware.org X-BeenThere: binutils@sourceware.org X-Mailman-Version: 2.1.30 Precedence: list List-Id: Binutils mailing list List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: binutils-bounces~patchwork=sourceware.org@sourceware.org This patch adds support for FEAT_S1POE2 feature enabled by "+poe2" flag along with support for following instructions. * TCHANGEB (immediate) * TCHANGEB (register) * TCHANGEF (immediate) * TCHANGEF (register) A new operand AARCH64_OPND_NOT_BALANCED is added to the code in this patch to support the new optional argument "NB" (not_balanced) which is a 1-bit field in the encoding for all the above mentioned instructions. Regression tested for aarch64-none-elf target and found no regressions. Ok for binutils-master? Regards, Srinath Co-authored-by: Matthew Malcomson --- gas/config/tc-aarch64.c | 29 ++++++++ gas/doc/c-aarch64.texi | 2 + gas/testsuite/gas/aarch64/poe2-invalid-1.d | 4 ++ gas/testsuite/gas/aarch64/poe2-invalid-1.l | 63 ++++++++++++++++++ gas/testsuite/gas/aarch64/poe2-invalid-1.s | 77 ++++++++++++++++++++++ gas/testsuite/gas/aarch64/poe2-invalid-2.d | 4 ++ gas/testsuite/gas/aarch64/poe2-invalid-2.l | 61 +++++++++++++++++ gas/testsuite/gas/aarch64/poe2.d | 69 +++++++++++++++++++ gas/testsuite/gas/aarch64/poe2.s | 75 +++++++++++++++++++++ include/opcode/aarch64.h | 5 ++ opcodes/aarch64-asm-2.c | 1 + opcodes/aarch64-dis-2.c | 69 +++++++++++++++---- opcodes/aarch64-opc-2.c | 1 + opcodes/aarch64-opc.c | 11 ++++ opcodes/aarch64-opc.h | 1 + opcodes/aarch64-tbl-2.h | 4 ++ opcodes/aarch64-tbl.h | 20 ++++++ 17 files changed, 482 insertions(+), 14 deletions(-) create mode 100644 gas/testsuite/gas/aarch64/poe2-invalid-1.d create mode 100644 gas/testsuite/gas/aarch64/poe2-invalid-1.l create mode 100644 gas/testsuite/gas/aarch64/poe2-invalid-1.s create mode 100644 gas/testsuite/gas/aarch64/poe2-invalid-2.d create mode 100644 gas/testsuite/gas/aarch64/poe2-invalid-2.l create mode 100644 gas/testsuite/gas/aarch64/poe2.d create mode 100644 gas/testsuite/gas/aarch64/poe2.s diff --git a/gas/config/tc-aarch64.c b/gas/config/tc-aarch64.c index 0ca54c3bd40..5eae44b1b8a 100644 --- a/gas/config/tc-aarch64.c +++ b/gas/config/tc-aarch64.c @@ -6441,6 +6441,10 @@ process_omitted_operand (enum aarch64_opnd type, const aarch64_opcode *opcode, operand->hint_option = aarch64_hint_options + default_value; break; + case AARCH64_OPND_NOT_BALANCED: + operand->imm.value = default_value; + break; + default: break; } @@ -8173,6 +8177,20 @@ parse_operands (char *str, const aarch64_opcode *opcode) info->barrier = aarch64_barrier_dsb_nxs_options + val; break; + case AARCH64_OPND_NOT_BALANCED: + val = parse_barrier (&str); + if (val != PARSE_FAIL) + info->imm.value = val; + else + { + set_syntax_error (_("the specified operand is not accepted in" + " TCHANGE instruction")); + /* Turn off backtrack as this optional operand is present. */ + backtrack_pos = 0; + goto failure; + } + break; + case AARCH64_OPND_PRFOP: val = parse_pldop (&str); @@ -10512,6 +10530,16 @@ md_begin (void) } } + for (i = 0; i < ARRAY_SIZE (aarch64_nb_options); i++) + { + const char *name = aarch64_nb_options[i].name; + checked_hash_insert (aarch64_barrier_opt_hsh, name, + aarch64_nb_options + i); + /* Also hash the name in the upper case. */ + checked_hash_insert (aarch64_barrier_opt_hsh, get_upper_str (name), + aarch64_nb_options + i); + } + for (i = 0; i < ARRAY_SIZE (aarch64_barrier_options); i++) { const char *name = aarch64_barrier_options[i].name; @@ -10818,6 +10846,7 @@ static const struct aarch64_option_cpu_value_table aarch64_features[] = { {"sb", AARCH64_FEATURE (SB), AARCH64_NO_FEATURES}, {"predres", AARCH64_FEATURE (PREDRES), AARCH64_NO_FEATURES}, {"predres2", AARCH64_FEATURE (PREDRES2), AARCH64_FEATURE (PREDRES)}, + {"poe2", AARCH64_FEATURE (S1POE2), AARCH64_NO_FEATURES}, {"aes", AARCH64_FEATURE (AES), AARCH64_FEATURE (SIMD)}, {"sm4", AARCH64_FEATURE (SM4), AARCH64_FEATURE (SIMD)}, {"sha3", AARCH64_FEATURE (SHA3), AARCH64_FEATURE (SHA2)}, diff --git a/gas/doc/c-aarch64.texi b/gas/doc/c-aarch64.texi index 9683d411ce9..2064d22706b 100644 --- a/gas/doc/c-aarch64.texi +++ b/gas/doc/c-aarch64.texi @@ -267,6 +267,8 @@ automatically cause those extensions to be disabled. @tab Enable additional prediction restriction instructions. @item @code{profile} @tab @tab Enable statistical profiling extensions. +@item @code{poe2} @tab + @tab Enable Permission overlays extension 2. @item @code{ras} @tab @tab Enable the Reliability, Availability and Serviceability extension. @item @code{rasv2} @tab @code{ras} diff --git a/gas/testsuite/gas/aarch64/poe2-invalid-1.d b/gas/testsuite/gas/aarch64/poe2-invalid-1.d new file mode 100644 index 00000000000..7aa529ce244 --- /dev/null +++ b/gas/testsuite/gas/aarch64/poe2-invalid-1.d @@ -0,0 +1,4 @@ +#name: Invalid poe2 TCHANGE instructions. +#source: poe2-invalid-1.s +#as: -march=armv8-a+poe2 +#error_output: poe2-invalid-1.l diff --git a/gas/testsuite/gas/aarch64/poe2-invalid-1.l b/gas/testsuite/gas/aarch64/poe2-invalid-1.l new file mode 100644 index 00000000000..df536613fde --- /dev/null +++ b/gas/testsuite/gas/aarch64/poe2-invalid-1.l @@ -0,0 +1,63 @@ +.*: Assembler messages: +.*: Error: constant expression required at operand 2 -- `tchangef x0,x31' +.*: Error: expected an integer or zero register at operand 1 -- `tchangef x31,x3' +.*: Error: comma expected between operands at operand 2 -- `tchangef x7' +.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangef x15,x30,' +.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangef x30,x0,x10' +.*: Error: comma expected between operands at operand 2 -- `tchangef x10 x0' +.*: Error: expected an integer or zero register at operand 1 -- `tchangef #1,#100' +.*: Error: expected an integer or zero register at operand 1 -- `tchangef #10,x0' +.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangef x0,x1,nbb' +.*: Error: comma expected between operands at operand 3 -- `tchangef x1,x3 nb' +.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangef x3,x7,n' +.*: Error: unexpected characters following instruction at operand 3 -- `tchangef x7,x15,nb,nb' +.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangef x15,x30,Nb' +.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangef x30,x0,nB' +.*: Error: constant expression required at operand 2 -- `tchangef x10,NB,NB' +.*: Error: expected an integer or zero register at operand 1 -- `tchangef NB,x10,NB' +.*: Error: immediate value out of range 0 to 127 at operand 2 -- `tchangef x0,#-10' +.*: Error: immediate value out of range 0 to 127 at operand 2 -- `tchangef x0,#128' +.*: Error: immediate value out of range 0 to 127 at operand 2 -- `tchangef x1,#3111' +.*: Error: missing immediate expression at operand 2 -- `tchangef x3,#' +.*: Error: expected an integer or zero register at operand 1 -- `tchangef x31,#15' +.*: Error: constant expression required at operand 2 -- `tchangef x10,nb,#127' +.*: Error: immediate value out of range 0 to 127 at operand 2 -- `tchangef x0,#-10,nb' +.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangef x0,#1,nB' +.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangef x1,#3,Nb' +.*: Error: immediate value out of range 0 to 127 at operand 2 -- `tchangef x3,#777,nb' +.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangef x7,#15,nbb' +.*: Error: comma expected between operands at operand 3 -- `tchangef x15,#31 NB' +.*: Error: expected an integer or zero register at operand 1 -- `tchangef x31,#63,nb' +.*: Error: expected an integer or zero register at operand 1 -- `tchangef NB,x10,#127' +.*: Error: constant expression required at operand 2 -- `tchangef x10,NB,#128' +.*: Error: constant expression required at operand 2 -- `tchangeb x0,x31' +.*: Error: expected an integer or zero register at operand 1 -- `tchangeb x31,x3' +.*: Error: comma expected between operands at operand 2 -- `tchangeb x7' +.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangeb x15,x30,' +.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangeb x30,x0,x10' +.*: Error: comma expected between operands at operand 2 -- `tchangeb x10 x0' +.*: Error: expected an integer or zero register at operand 1 -- `tchangeb #1,#100' +.*: Error: expected an integer or zero register at operand 1 -- `tchangeb #10,x0' +.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangeb x0,x1,nbb' +.*: Error: comma expected between operands at operand 3 -- `tchangeb x1,x3 nb' +.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangeb x3,x7,n' +.*: Error: unexpected characters following instruction at operand 3 -- `tchangeb x7,x15,nb,nb' +.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangeb x15,x30,Nb' +.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangeb x30,x0,nB' +.*: Error: constant expression required at operand 2 -- `tchangeb x10,NB,NB' +.*: Error: expected an integer or zero register at operand 1 -- `tchangeb NB,x10,NB' +.*: Error: immediate value out of range 0 to 127 at operand 2 -- `tchangeb x0,#-10' +.*: Error: immediate value out of range 0 to 127 at operand 2 -- `tchangeb x0,#128' +.*: Error: immediate value out of range 0 to 127 at operand 2 -- `tchangeb x1,#3111' +.*: Error: missing immediate expression at operand 2 -- `tchangeb x3,#' +.*: Error: expected an integer or zero register at operand 1 -- `tchangeb x31,#15' +.*: Error: constant expression required at operand 2 -- `tchangeb x10,nb,#127' +.*: Error: immediate value out of range 0 to 127 at operand 2 -- `tchangeb x0,#-10,nb' +.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangeb x0,#1,nB' +.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangeb x1,#3,Nb' +.*: Error: immediate value out of range 0 to 127 at operand 2 -- `tchangeb x3,#777,nb' +.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangeb x7,#15,nbb' +.*: Error: comma expected between operands at operand 3 -- `tchangeb x15,#31 NB' +.*: Error: expected an integer or zero register at operand 1 -- `tchangeb x31,#63,nb' +.*: Error: expected an integer or zero register at operand 1 -- `tchangeb NB,x10,#127' +.*: Error: constant expression required at operand 2 -- `tchangeb x10,NB,#128' diff --git a/gas/testsuite/gas/aarch64/poe2-invalid-1.s b/gas/testsuite/gas/aarch64/poe2-invalid-1.s new file mode 100644 index 00000000000..8c214466b52 --- /dev/null +++ b/gas/testsuite/gas/aarch64/poe2-invalid-1.s @@ -0,0 +1,77 @@ +#TCHANGEF (register) instructions + tchangef x0, x31 + tchangef x31, x3 + tchangef x7 + tchangef x15, x30, + tchangef x30, x0, x10 + tchangef x10 x0 + tchangef #1, #100 + tchangef #10, x0 + +#TCHANGEF (register) instructions with not_balanced + tchangef x0, x1, nbb + tchangef x1, x3 nb + tchangef x3, x7, n + tchangef x7, x15, nb, nb + tchangef x15, x30, Nb + tchangef x30, x0, nB + tchangef x10, NB, NB + tchangef NB, x10, NB + +#TCHANGEF (immediate) instructions + tchangef x0, #-10 + tchangef x0, #128 + tchangef x1, #3111 + tchangef x3, # + tchangef x31, #15 + tchangef x10, nb, #127 + +#TCHANGEF (immediate) instructions with not_balanced + tchangef x0, #-10, nb + tchangef x0, #1, nB + tchangef x1, #3, Nb + tchangef x3, #777, nb + tchangef x7, #15, nbb + tchangef x15, #31 NB + tchangef x31, #63, nb + tchangef NB, x10, #127 + tchangef x10, NB, #128 + +#TCHANGEB (register) instructions + tchangeb x0, x31 + tchangeb x31, x3 + tchangeb x7 + tchangeb x15, x30, + tchangeb x30, x0, x10 + tchangeb x10 x0 + tchangeb #1, #100 + tchangeb #10, x0 + +#TCHANGEB (register) instructions with not_balanced + tchangeb x0, x1, nbb + tchangeb x1, x3 nb + tchangeb x3, x7, n + tchangeb x7, x15, nb, nb + tchangeb x15, x30, Nb + tchangeb x30, x0, nB + tchangeb x10, NB, NB + tchangeb NB, x10, NB + +#TCHANGEB (immediate) instructions + tchangeb x0, #-10 + tchangeb x0, #128 + tchangeb x1, #3111 + tchangeb x3, # + tchangeb x31, #15 + tchangeb x10, nb, #127 + +#TCHANGEB (immediate) instructions with not_balanced + tchangeb x0, #-10, nb + tchangeb x0, #1, nB + tchangeb x1, #3, Nb + tchangeb x3, #777, nb + tchangeb x7, #15, nbb + tchangeb x15, #31 NB + tchangeb x31, #63, nb + tchangeb NB, x10, #127 + tchangeb x10, NB, #128 diff --git a/gas/testsuite/gas/aarch64/poe2-invalid-2.d b/gas/testsuite/gas/aarch64/poe2-invalid-2.d new file mode 100644 index 00000000000..e6ac680b2a3 --- /dev/null +++ b/gas/testsuite/gas/aarch64/poe2-invalid-2.d @@ -0,0 +1,4 @@ +#name: TCHANGE instructions without +poe2 flag. +#source: poe2.s +#as: -march=armv8-a +#error_output: poe2-invalid-2.l diff --git a/gas/testsuite/gas/aarch64/poe2-invalid-2.l b/gas/testsuite/gas/aarch64/poe2-invalid-2.l new file mode 100644 index 00000000000..c88442521be --- /dev/null +++ b/gas/testsuite/gas/aarch64/poe2-invalid-2.l @@ -0,0 +1,61 @@ +.*: Assembler messages: +.*: Error: selected processor does not support `tchangef x0,x1' +.*: Error: selected processor does not support `tchangef x1,x3' +.*: Error: selected processor does not support `tchangef x3,x7' +.*: Error: selected processor does not support `tchangef x7,x15' +.*: Error: selected processor does not support `tchangef x15,x30' +.*: Error: selected processor does not support `tchangef x30,x0' +.*: Error: selected processor does not support `tchangef x10,x5' +.*: Error: selected processor does not support `tchangef x0,x1,nb' +.*: Error: selected processor does not support `tchangef x1,x3,nb' +.*: Error: selected processor does not support `tchangef x3,x7,nb' +.*: Error: selected processor does not support `tchangef x7,x15,nb' +.*: Error: selected processor does not support `tchangef x15,x30,NB' +.*: Error: selected processor does not support `tchangef x30,x0,nb' +.*: Error: selected processor does not support `tchangef x10,x5,NB' +.*: Error: selected processor does not support `tchangef x0,#0' +.*: Error: selected processor does not support `tchangef x0,#1' +.*: Error: selected processor does not support `tchangef x1,#3' +.*: Error: selected processor does not support `tchangef x3,#7' +.*: Error: selected processor does not support `tchangef x7,#15' +.*: Error: selected processor does not support `tchangef x15,#31' +.*: Error: selected processor does not support `tchangef x30,#63' +.*: Error: selected processor does not support `tchangef x10,#127' +.*: Error: selected processor does not support `tchangef x0,#0,nb' +.*: Error: selected processor does not support `tchangef x0,#1,nb' +.*: Error: selected processor does not support `tchangef x1,#3,nb' +.*: Error: selected processor does not support `tchangef x3,#7,nb' +.*: Error: selected processor does not support `tchangef x7,#15,nb' +.*: Error: selected processor does not support `tchangef x15,#31,NB' +.*: Error: selected processor does not support `tchangef x30,#63,nb' +.*: Error: selected processor does not support `tchangef x10,#127,NB' +.*: Error: selected processor does not support `tchangeb x0,x1' +.*: Error: selected processor does not support `tchangeb x1,x3' +.*: Error: selected processor does not support `tchangeb x3,x7' +.*: Error: selected processor does not support `tchangeb x7,x15' +.*: Error: selected processor does not support `tchangeb x15,x30' +.*: Error: selected processor does not support `tchangeb x30,x0' +.*: Error: selected processor does not support `tchangeb x10,x5' +.*: Error: selected processor does not support `tchangeb x0,x1,nb' +.*: Error: selected processor does not support `tchangeb x1,x3,nb' +.*: Error: selected processor does not support `tchangeb x3,x7,nb' +.*: Error: selected processor does not support `tchangeb x7,x15,nb' +.*: Error: selected processor does not support `tchangeb x15,x30,NB' +.*: Error: selected processor does not support `tchangeb x30,x0,nb' +.*: Error: selected processor does not support `tchangeb x10,x5,NB' +.*: Error: selected processor does not support `tchangeb x0,#0' +.*: Error: selected processor does not support `tchangeb x0,#1' +.*: Error: selected processor does not support `tchangeb x1,#3' +.*: Error: selected processor does not support `tchangeb x3,#7' +.*: Error: selected processor does not support `tchangeb x7,#15' +.*: Error: selected processor does not support `tchangeb x15,#31' +.*: Error: selected processor does not support `tchangeb x30,#63' +.*: Error: selected processor does not support `tchangeb x10,#127' +.*: Error: selected processor does not support `tchangeb x0,#0,nb' +.*: Error: selected processor does not support `tchangeb x0,#1,nb' +.*: Error: selected processor does not support `tchangeb x1,#3,nb' +.*: Error: selected processor does not support `tchangeb x3,#7,nb' +.*: Error: selected processor does not support `tchangeb x7,#15,nb' +.*: Error: selected processor does not support `tchangeb x15,#31,NB' +.*: Error: selected processor does not support `tchangeb x30,#63,nb' +.*: Error: selected processor does not support `tchangeb x10,#127,NB' diff --git a/gas/testsuite/gas/aarch64/poe2.d b/gas/testsuite/gas/aarch64/poe2.d new file mode 100644 index 00000000000..709565729e1 --- /dev/null +++ b/gas/testsuite/gas/aarch64/poe2.d @@ -0,0 +1,69 @@ +#objdump: -dr +#as: -march=armv8-a+poe2 + +[^:]+: file format .* + + +[^:]+: + +[^:]+: +.*: d5800020 tchangef x0, x1 +.*: d5800061 tchangef x1, x3 +.*: d58000e3 tchangef x3, x7 +.*: d58001e7 tchangef x7, x15 +.*: d58003cf tchangef x15, x30 +.*: d580001e tchangef x30, x0 +.*: d58000aa tchangef x10, x5 +.*: d5820020 tchangef x0, x1, nb +.*: d5820061 tchangef x1, x3, nb +.*: d58200e3 tchangef x3, x7, nb +.*: d58201e7 tchangef x7, x15, nb +.*: d58203cf tchangef x15, x30, nb +.*: d582001e tchangef x30, x0, nb +.*: d58200aa tchangef x10, x5, nb +.*: d5900000 tchangef x0, #0x0 +.*: d5900020 tchangef x0, #0x1 +.*: d5900061 tchangef x1, #0x3 +.*: d59000e3 tchangef x3, #0x7 +.*: d59001e7 tchangef x7, #0xf +.*: d59003ef tchangef x15, #0x1f +.*: d59007fe tchangef x30, #0x3f +.*: d5900fea tchangef x10, #0x7f +.*: d5920000 tchangef x0, #0x0, nb +.*: d5920020 tchangef x0, #0x1, nb +.*: d5920061 tchangef x1, #0x3, nb +.*: d59200e3 tchangef x3, #0x7, nb +.*: d59201e7 tchangef x7, #0xf, nb +.*: d59203ef tchangef x15, #0x1f, nb +.*: d59207fe tchangef x30, #0x3f, nb +.*: d5920fea tchangef x10, #0x7f, nb +.*: d5840020 tchangeb x0, x1 +.*: d5840061 tchangeb x1, x3 +.*: d58400e3 tchangeb x3, x7 +.*: d58401e7 tchangeb x7, x15 +.*: d58403cf tchangeb x15, x30 +.*: d584001e tchangeb x30, x0 +.*: d58400aa tchangeb x10, x5 +.*: d5860020 tchangeb x0, x1, nb +.*: d5860061 tchangeb x1, x3, nb +.*: d58600e3 tchangeb x3, x7, nb +.*: d58601e7 tchangeb x7, x15, nb +.*: d58603cf tchangeb x15, x30, nb +.*: d586001e tchangeb x30, x0, nb +.*: d58600aa tchangeb x10, x5, nb +.*: d5940000 tchangeb x0, #0x0 +.*: d5940020 tchangeb x0, #0x1 +.*: d5940061 tchangeb x1, #0x3 +.*: d59400e3 tchangeb x3, #0x7 +.*: d59401e7 tchangeb x7, #0xf +.*: d59403ef tchangeb x15, #0x1f +.*: d59407fe tchangeb x30, #0x3f +.*: d5940fea tchangeb x10, #0x7f +.*: d5960000 tchangeb x0, #0x0, nb +.*: d5960020 tchangeb x0, #0x1, nb +.*: d5960061 tchangeb x1, #0x3, nb +.*: d59600e3 tchangeb x3, #0x7, nb +.*: d59601e7 tchangeb x7, #0xf, nb +.*: d59603ef tchangeb x15, #0x1f, nb +.*: d59607fe tchangeb x30, #0x3f, nb +.*: d5960fea tchangeb x10, #0x7f, nb diff --git a/gas/testsuite/gas/aarch64/poe2.s b/gas/testsuite/gas/aarch64/poe2.s new file mode 100644 index 00000000000..3b9353c5c98 --- /dev/null +++ b/gas/testsuite/gas/aarch64/poe2.s @@ -0,0 +1,75 @@ +#TCHANGEF (register) instructions + tchangef x0, x1 + tchangef x1, x3 + tchangef x3, x7 + tchangef x7, x15 + tchangef x15, x30 + tchangef x30, x0 + tchangef x10, x5 + +#TCHANGEF (register) instructions with not_balanced + tchangef x0, x1, nb + tchangef x1, x3, nb + tchangef x3, x7, nb + tchangef x7, x15, nb + tchangef x15, x30, NB + tchangef x30, x0, nb + tchangef x10, x5, NB + +#TCHANGEF (immediate) instructions + tchangef x0, #0 + tchangef x0, #1 + tchangef x1, #3 + tchangef x3, #7 + tchangef x7, #15 + tchangef x15, #31 + tchangef x30, #63 + tchangef x10, #127 + +#TCHANGEF (immediate) instructions with not_balanced + tchangef x0, #0, nb + tchangef x0, #1, nb + tchangef x1, #3, nb + tchangef x3, #7, nb + tchangef x7, #15, nb + tchangef x15, #31, NB + tchangef x30, #63, nb + tchangef x10, #127, NB + +#TCHANGEB (register) instructions + tchangeb x0, x1 + tchangeb x1, x3 + tchangeb x3, x7 + tchangeb x7, x15 + tchangeb x15, x30 + tchangeb x30, x0 + tchangeb x10, x5 + +#TCHANGEB (register) instructions with not_balanced + tchangeb x0, x1, nb + tchangeb x1, x3, nb + tchangeb x3, x7, nb + tchangeb x7, x15, nb + tchangeb x15, x30, NB + tchangeb x30, x0, nb + tchangeb x10, x5, NB + +#TCHANGEB (immediate) instructions + tchangeb x0, #0 + tchangeb x0, #1 + tchangeb x1, #3 + tchangeb x3, #7 + tchangeb x7, #15 + tchangeb x15, #31 + tchangeb x30, #63 + tchangeb x10, #127 + +#TCHANGEB (immediate) instructions with not_balanced + tchangeb x0, #0, nb + tchangeb x0, #1, nb + tchangeb x1, #3, nb + tchangeb x3, #7, nb + tchangeb x7, #15, nb + tchangeb x15, #31, NB + tchangeb x30, #63, nb + tchangeb x10, #127, NB diff --git a/include/opcode/aarch64.h b/include/opcode/aarch64.h index e65b61c3f9c..d4d2fab5d11 100644 --- a/include/opcode/aarch64.h +++ b/include/opcode/aarch64.h @@ -263,6 +263,8 @@ enum aarch64_feature_bit { AARCH64_FEATURE_SME_TMOP, /* SME MOP4 instructions. */ AARCH64_FEATURE_SME_MOP4, + /* POE2 instructions. */ + AARCH64_FEATURE_S1POE2, /* Virtual features. These are used to gate instructions that are enabled by either of two (or more) sets of command line flags. */ @@ -673,6 +675,7 @@ enum aarch64_opnd AARCH64_OPND_UNDEFINED,/* imm16 operand in undefined instruction. */ AARCH64_OPND_CCMP_IMM,/* Immediate in conditional compare instructions. */ AARCH64_OPND_SIMM5, /* 5-bit signed immediate in the imm5 field. */ + AARCH64_OPND_NOT_BALANCED, /* a 1-bit not_balanced optional operand. */ AARCH64_OPND_NZCV, /* Flag bit specifier giving an alternative value for each condition flag. */ @@ -1132,6 +1135,7 @@ enum aarch64_insn_class lse128_atomic, movewide, pcreladdr, + s1poe2, ic_system, sme_fp_sd, sme_int_sd, @@ -1599,6 +1603,7 @@ struct aarch64_name_value_pair }; extern const struct aarch64_name_value_pair aarch64_operand_modifiers []; +extern const struct aarch64_name_value_pair aarch64_nb_options [1]; extern const struct aarch64_name_value_pair aarch64_barrier_options [16]; extern const struct aarch64_name_value_pair aarch64_barrier_dsb_nxs_options [4]; extern const struct aarch64_name_value_pair aarch64_prfops [32]; diff --git a/opcodes/aarch64-asm-2.c b/opcodes/aarch64-asm-2.c index b0611654ead..c93447742f8 100644 --- a/opcodes/aarch64-asm-2.c +++ b/opcodes/aarch64-asm-2.c @@ -930,6 +930,7 @@ aarch64_insert_operand (const aarch64_operand *self, case AARCH64_OPND_UNDEFINED: case AARCH64_OPND_CCMP_IMM: case AARCH64_OPND_SIMM5: + case AARCH64_OPND_NOT_BALANCED: case AARCH64_OPND_NZCV: case AARCH64_OPND_ADDR_PCREL9: case AARCH64_OPND_ADDR_PCREL14: diff --git a/opcodes/aarch64-dis-2.c b/opcodes/aarch64-dis-2.c index ecaea2d2fdb..657e1ec4f37 100644 --- a/opcodes/aarch64-dis-2.c +++ b/opcodes/aarch64-dis-2.c @@ -26541,28 +26541,68 @@ aarch64_opcode_lookup_1 (uint32_t word) { if (((word >> 22) & 0x1) == 0) { - if (((word >> 25) & 0x1) == 0) + if (((word >> 23) & 0x1) == 0) { - /* 33222222222211111111110000000000 - 10987654321098765432109876543210 - x1010101x00xxxxxxxxxxxxxxxxxxxxx. */ - return A64_OPID_d500403f_xaflag; + if (((word >> 25) & 0x1) == 0) + { + /* 33222222222211111111110000000000 + 10987654321098765432109876543210 + x1010101000xxxxxxxxxxxxxxxxxxxxx. */ + return A64_OPID_d500403f_xaflag; + } + else + { + if (((word >> 10) & 0x1) == 0) + { + /* 33222222222211111111110000000000 + 10987654321098765432109876543210 + x1010111000xxxxxxxxxx0xxxxxxxxxx. */ + return A64_OPID_d71f0800_braa_Rn_Rd_SP; + } + else + { + /* 33222222222211111111110000000000 + 10987654321098765432109876543210 + x1010111000xxxxxxxxxx1xxxxxxxxxx. */ + return A64_OPID_d71f0c00_brab_Rn_Rd_SP; + } + } } else { - if (((word >> 10) & 0x1) == 0) + if (((word >> 18) & 0x1) == 0) { - /* 33222222222211111111110000000000 - 10987654321098765432109876543210 - x1010111x00xxxxxxxxxx0xxxxxxxxxx. */ - return A64_OPID_d71f0800_braa_Rn_Rd_SP; + if (((word >> 20) & 0x1) == 0) + { + /* 33222222222211111111110000000000 + 10987654321098765432109876543210 + x10101x11000x0xxxxxxxxxxxxxxxxxx. */ + return A64_OPID_d5800000_tchangef_Rd_Rn_NOT_BALANCED; + } + else + { + /* 33222222222211111111110000000000 + 10987654321098765432109876543210 + x10101x11001x0xxxxxxxxxxxxxxxxxx. */ + return A64_OPID_d5900000_tchangef_Rd_UIMM7_NOT_BALANCED; + } } else { - /* 33222222222211111111110000000000 - 10987654321098765432109876543210 - x1010111x00xxxxxxxxxx1xxxxxxxxxx. */ - return A64_OPID_d71f0c00_brab_Rn_Rd_SP; + if (((word >> 20) & 0x1) == 0) + { + /* 33222222222211111111110000000000 + 10987654321098765432109876543210 + x10101x11000x1xxxxxxxxxxxxxxxxxx. */ + return A64_OPID_d5840000_tchangeb_Rd_Rn_NOT_BALANCED; + } + else + { + /* 33222222222211111111110000000000 + 10987654321098765432109876543210 + x10101x11001x1xxxxxxxxxxxxxxxxxx. */ + return A64_OPID_d5940000_tchangeb_Rd_UIMM7_NOT_BALANCED; + } } } } @@ -37357,6 +37397,7 @@ aarch64_extract_operand (const aarch64_operand *self, case AARCH64_OPND_UNDEFINED: case AARCH64_OPND_CCMP_IMM: case AARCH64_OPND_SIMM5: + case AARCH64_OPND_NOT_BALANCED: case AARCH64_OPND_NZCV: case AARCH64_OPND_ADDR_ADRP: case AARCH64_OPND_ADDR_PCREL9: diff --git a/opcodes/aarch64-opc-2.c b/opcodes/aarch64-opc-2.c index 7f3b25eae38..fc88fe82ed3 100644 --- a/opcodes/aarch64-opc-2.c +++ b/opcodes/aarch64-opc-2.c @@ -104,6 +104,7 @@ const struct aarch64_operand aarch64_operands[] = {AARCH64_OPND_CLASS_IMMEDIATE, "UNDEFINED", OPD_F_HAS_INSERTER | OPD_F_HAS_EXTRACTOR, {FLD_imm16_0}, "a 16-bit unsigned immediate"}, {AARCH64_OPND_CLASS_IMMEDIATE, "CCMP_IMM", OPD_F_HAS_INSERTER | OPD_F_HAS_EXTRACTOR, {FLD_imm5}, "a 5-bit unsigned immediate"}, {AARCH64_OPND_CLASS_IMMEDIATE, "SIMM5", OPD_F_SEXT | OPD_F_HAS_INSERTER | OPD_F_HAS_EXTRACTOR, {FLD_imm5}, "a 5-bit signed immediate"}, + {AARCH64_OPND_CLASS_IMMEDIATE, "NOT_BALANCED", OPD_F_HAS_INSERTER | OPD_F_HAS_EXTRACTOR, {FLD_imm1_17}, "a 1-bit not_balanced optional operand"}, {AARCH64_OPND_CLASS_IMMEDIATE, "NZCV", OPD_F_HAS_INSERTER | OPD_F_HAS_EXTRACTOR, {FLD_nzcv}, "a flag bit specifier giving an alternative value for each flag"}, {AARCH64_OPND_CLASS_IMMEDIATE, "LIMM", OPD_F_HAS_INSERTER | OPD_F_HAS_EXTRACTOR, {FLD_N,FLD_immr,FLD_imms}, "Logical immediate"}, {AARCH64_OPND_CLASS_IMMEDIATE, "AIMM", OPD_F_HAS_INSERTER | OPD_F_HAS_EXTRACTOR, {FLD_shift,FLD_imm12}, "a 12-bit unsigned immediate with optional left shift of 12 bits"}, diff --git a/opcodes/aarch64-opc.c b/opcodes/aarch64-opc.c index b074765920e..fbefdd01933 100644 --- a/opcodes/aarch64-opc.c +++ b/opcodes/aarch64-opc.c @@ -361,6 +361,7 @@ const aarch64_field aarch64_fields[] = AARCH64_FIELD (14, 1), /* imm1_14: general immediate in bits [14]. */ AARCH64_FIELD (15, 1), /* imm1_15: general immediate in bits [15]. */ AARCH64_FIELD (16, 1), /* imm1_16: general immediate in bits [16]. */ + AARCH64_FIELD (17, 1), /* imm1_17: op1[0] in the TCHANGE instruction. */ AARCH64_FIELD ( 0, 2), /* imm2_0: general immediate in bits [1:0]. */ AARCH64_FIELD ( 1, 2), /* imm2_1: general immediate in bits [2:1]. */ AARCH64_FIELD ( 2, 2), /* imm2_2: general immediate in bits [3:2]. */ @@ -559,6 +560,11 @@ aarch64_shift_operator_p (enum aarch64_modifier_kind kind) return kind >= AARCH64_MOD_ROR && kind <= AARCH64_MOD_LSL; } +const struct aarch64_name_value_pair aarch64_nb_options[1] = +{ + { "nb", 1 }, +}; + const struct aarch64_name_value_pair aarch64_barrier_options[16] = { { "#0x00", 0x0 }, @@ -5145,6 +5151,11 @@ aarch64_print_operand (char *buf, size_t size, bfd_vma pc, snprintf (buf, size, "%s", style_sub_mnem (styler, "dsync")); break; + case AARCH64_OPND_NOT_BALANCED: + if (opnd->imm.value) + snprintf (buf, size, "%s", style_sub_mnem (styler, "nb")); + break; + case AARCH64_OPND_BTI_TARGET: if ((HINT_FLAG (opnd->hint_option->value) & HINT_OPD_F_NOPRINT) == 0) snprintf (buf, size, "%s", diff --git a/opcodes/aarch64-opc.h b/opcodes/aarch64-opc.h index 5d544d53baf..376aacb8312 100644 --- a/opcodes/aarch64-opc.h +++ b/opcodes/aarch64-opc.h @@ -165,6 +165,7 @@ enum aarch64_field_kind FLD_imm1_14, FLD_imm1_15, FLD_imm1_16, + FLD_imm1_17, FLD_imm2_0, FLD_imm2_1, FLD_imm2_2, diff --git a/opcodes/aarch64-tbl-2.h b/opcodes/aarch64-tbl-2.h index 1263f1f9bd8..16b3448c828 100644 --- a/opcodes/aarch64-tbl-2.h +++ b/opcodes/aarch64-tbl-2.h @@ -3995,5 +3995,9 @@ enum aarch64_opcode_idx A64_OPID_a1c00018_usmop4s_SME_ZAda_3b_SME_Zn_6_3_SME_Zm_17_3, A64_OPID_a1c00218_usmop4s_SME_ZAda_3b_SME_Znx2_6_3_SME_Zm_17_3, A64_OPID_a1d00218_usmop4s_SME_ZAda_3b_SME_Znx2_6_3_SME_Zmx2_17_3, + A64_OPID_d5800000_tchangef_Rd_Rn_NOT_BALANCED, + A64_OPID_d5900000_tchangef_Rd_UIMM7_NOT_BALANCED, + A64_OPID_d5840000_tchangeb_Rd_Rn_NOT_BALANCED, + A64_OPID_d5940000_tchangeb_Rd_UIMM7_NOT_BALANCED, A64_OPID_MAX, }; diff --git a/opcodes/aarch64-tbl.h b/opcodes/aarch64-tbl.h index 2fc69c27791..572385621db 100644 --- a/opcodes/aarch64-tbl.h +++ b/opcodes/aarch64-tbl.h @@ -64,6 +64,12 @@ QLF2(X,NIL), \ } +/* e.g. TCHANGEF , #{, }. */ +#define QL_DST_X1 \ +{ \ + QLF3(X,NIL,NIL), \ +} + /* e.g. MRRS , , . */ #define QL_DST_X2 \ { \ @@ -2808,6 +2814,7 @@ { \ QLF3(V_4S, V_8H, S_H), \ } + /* Opcode table. */ @@ -3057,6 +3064,8 @@ static const aarch64_feature_set aarch64_feature_sme_mop4_f8f32 = AARCH64_FEATURES (2, SME_MOP4, SME_F8F32); static const aarch64_feature_set aarch64_feature_sme_mop4_i16i64 = AARCH64_FEATURES (2, SME_MOP4, SME_I16I64); +static const aarch64_feature_set aarch64_feature_s1poe2 = + AARCH64_FEATURE (S1POE2); #define CORE &aarch64_feature_v8 #define FP &aarch64_feature_fp @@ -3181,6 +3190,7 @@ static const aarch64_feature_set aarch64_feature_sme_mop4_i16i64 = #define SME_MOP4_F8F16 &aarch64_feature_sme_mop4_f8f16 #define SME_MOP4_F8F32 &aarch64_feature_sme_mop4_f8f32 #define SME_MOP4_I16I64 &aarch64_feature_sme_mop4_i16i64 +#define S1POE2 &aarch64_feature_s1poe2 #define CORE_INSN(NAME,OPCODE,MASK,CLASS,OP,OPS,QUALS,FLAGS) \ { NAME, OPCODE, MASK, CLASS, OP, CORE, OPS, QUALS, FLAGS | F_INVALID_IMM_SYMS_1, 0, 0, NULL } @@ -3510,6 +3520,8 @@ static const aarch64_feature_set aarch64_feature_sme_mop4_i16i64 = #define SME_MOP4_I16I64_INSN(NAME,OPCODE,MASK,CLASS,OPS,QUALS,FLAGS,TIED) \ { NAME, OPCODE, MASK, CLASS, 0, SME_MOP4_I16I64, OPS, QUALS, \ FLAGS | F_STRICT, 0, TIED, NULL } +#define S1POE2_INSN(NAME,OPCODE,MASK,OPS,QUALS, FLAGS) \ + { NAME, OPCODE, MASK, s1poe2, 0, S1POE2, OPS, QUALS, FLAGS | F_INVALID_IMM_SYMS_1, 0, 0, NULL } #define MOPS_CPY_OP1_OP2_PME_INSN(NAME, OPCODE, MASK, FLAGS, CONSTRAINTS) \ MOPS_INSN (NAME, OPCODE, MASK, 0, \ @@ -7738,6 +7750,12 @@ const struct aarch64_opcode aarch64_opcode_table[] = SME_MOP4_I16I64_INSN ("usmop4s", 0xa1c00218, 0xfff1fe38, sme_misc, OP3 (SME_ZAda_3b, SME_Znx2_6_3, SME_Zm_17_3), OP_SVE_DHH, 0, 0), SME_MOP4_I16I64_INSN ("usmop4s", 0xa1d00218, 0xfff1fe38, sme_misc, OP3 (SME_ZAda_3b, SME_Znx2_6_3, SME_Zmx2_17_3), OP_SVE_DHH, 0, 0), + /* POE2 instructions. */ + S1POE2_INSN("tchangef", 0xd5800000, 0xfffdfc00, OP3 (Rd, Rn, NOT_BALANCED), QL_DST_X2, F_OPD2_OPT | F_DEFAULT (0x0)), + S1POE2_INSN("tchangef", 0xd5900000, 0xfffdf000, OP3 (Rd, UIMM7, NOT_BALANCED), QL_DST_X1, F_OPD2_OPT | F_DEFAULT (0x0)), + S1POE2_INSN("tchangeb", 0xd5840000, 0xfffdfc00, OP3 (Rd, Rn, NOT_BALANCED), QL_DST_X2, F_OPD2_OPT | F_DEFAULT (0x0)), + S1POE2_INSN("tchangeb", 0xd5940000, 0xfffdf000, OP3 (Rd, UIMM7, NOT_BALANCED), QL_DST_X1, F_OPD2_OPT | F_DEFAULT (0x0)), + {0, 0, 0, 0, 0, 0, {}, {}, 0, 0, 0, NULL}, }; @@ -7890,6 +7908,8 @@ const struct aarch64_opcode aarch64_opcode_table[] = "a 5-bit unsigned immediate") \ Y(IMMEDIATE, imm, "SIMM5", OPD_F_SEXT, F(FLD_imm5), \ "a 5-bit signed immediate") \ + Y(IMMEDIATE, imm, "NOT_BALANCED", 0, F(FLD_imm1_17), \ + "a 1-bit not_balanced optional operand") \ Y(IMMEDIATE, imm, "NZCV", 0, F(FLD_nzcv), \ "a flag bit specifier giving an alternative value for each flag") \ Y(IMMEDIATE, limm, "LIMM", 0, F(FLD_N,FLD_immr,FLD_imms), \ From patchwork Thu Dec 4 12:42:34 2025 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Srinath Parvathaneni X-Patchwork-Id: 125895 Return-Path: X-Original-To: patchwork@sourceware.org Delivered-To: patchwork@sourceware.org Received: from vm01.sourceware.org (localhost [IPv6:::1]) by sourceware.org (Postfix) with ESMTP id 5CB844BCA40B for ; Thu, 4 Dec 2025 12:48:00 +0000 (GMT) DKIM-Filter: OpenDKIM Filter v2.11.0 sourceware.org 5CB844BCA40B Authentication-Results: sourceware.org; dkim=pass (1024-bit key, unprotected) header.d=arm.com header.i=@arm.com header.a=rsa-sha256 header.s=selector1 header.b=SsT3dxrJ; dkim=pass (1024-bit key) header.d=arm.com header.i=@arm.com header.a=rsa-sha256 header.s=selector1 header.b=SsT3dxrJ X-Original-To: binutils@sourceware.org Delivered-To: binutils@sourceware.org Received: from PA4PR04CU001.outbound.protection.outlook.com (mail-francecentralazon11013043.outbound.protection.outlook.com [40.107.162.43]) by sourceware.org (Postfix) with ESMTPS id 021444BB3BC3 for ; Thu, 4 Dec 2025 12:44:03 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.2 sourceware.org 021444BB3BC3 Authentication-Results: sourceware.org; dmarc=pass (p=none dis=none) header.from=arm.com Authentication-Results: sourceware.org; spf=pass smtp.mailfrom=arm.com ARC-Filter: OpenARC Filter v1.0.0 sourceware.org 021444BB3BC3 Authentication-Results: server2.sourceware.org; arc=pass smtp.remote-ip=40.107.162.43 ARC-Seal: i=3; a=rsa-sha256; d=sourceware.org; s=key; t=1764852249; cv=pass; b=QdXbUafN1pxST2QQlJKIj6vLyuBBtH2n3CCjinca8axseAjm/m2RF+7XJIS86xYZ4K7R3yI9NO92PjJBZcChRxGQESYRcZ+sv3vUaghVsCyT/fmeaxS9z/dWpBkXkF25ntSH821NR1k+mE/T/q9UuiiRVtGawXbIIIoQdGEqsUc= ARC-Message-Signature: i=3; a=rsa-sha256; d=sourceware.org; s=key; t=1764852249; c=relaxed/simple; bh=9Q9A+JF9zODfjKMaxJR+xuowVoyMVbqPNp32e6tZdGs=; h=DKIM-Signature:DKIM-Signature:From:To:Subject:Date:Message-ID: MIME-Version; b=LtyE7cK67tZyzW3TFg2uf+9A1Oe2IleEfafFZjpa7u2wTFfxIWPHO7B9T+VnkWb/al71wTo3uUddUfdSTSux2taJHSsr3SFq6Dq2biK8sQ8kiMMJstgmn1ajbMiLMwqac+FejtKqPYa2359UcggLZ4X0TWhvG/NhoPWLHhvfXKQ= ARC-Authentication-Results: i=3; server2.sourceware.org DKIM-Filter: OpenDKIM Filter v2.11.0 sourceware.org 021444BB3BC3 ARC-Seal: i=2; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=pass; b=oHnlftb3KeN4gWhQvmJ0aj8ultvdCD6FdeG7Mf3XNArCyF0szVuzwYF4D+38VlvOFP56GoZJuEgnhx73v1eq/fnE8waKgHetgRRiI8Eltife/Lzbmgjiw3oZ3D7xp0i8zIux/G1ScBSEkK03/1L5zuZ8mOqG0HG5S5VuIXkjAHr/9FvZVftQyOLIogcQRKBLve5cSFU8VyiY54Tv/ypZP68FopMy0QLUaRL//vWLNSbPE4bZRizkWYN5wFR7QtbAYMy0/JTQRg+6uAGILxDZk0ecbLQudzQuvLJ2boZjYHFvYUAzYrS/uGzJYMYyOQwhL8EXCL/7d3XgW3G+yCMWhw== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=gziwOluS9dISic9LO6YgrRE+GRn2fdmIyqS5Fj9ED5w=; b=NyjTs3pixMttH8VC9E2nqXCBaAJABaKb0zv1j+ObdBu9m092oJBBYObBKw+0k8rR1VvqUkfrMnrVzfuwBphhVFSzGKwFtJBDwLq0KGGv+Nma5hijFflR7Ouu80+gX44i/b+PpRgxDEbCbqnLKbbmYZeojF0JpYEvKs/JMwa8zEw/fNtGYNcEI3MyIbnqxuGTzPU3DpwJJ/JDRF/pMRUEcGkJuxMZ5GDy5scx9O/703QFSW9ukjiktIIuLSpQpicjU9hwo/Yp3M7zKkTGemA5OYWJgvVHK91d6grM4s7FySlGdRqEl57K67BWiv9k3bfBPvhqa1/f7CXG9oPPtBvmYg== ARC-Authentication-Results: i=2; mx.microsoft.com 1; spf=pass (sender ip is 4.158.2.129) smtp.rcpttodomain=sourceware.org smtp.mailfrom=arm.com; dmarc=pass (p=none sp=none pct=100) action=none header.from=arm.com; dkim=pass (signature was verified) header.d=arm.com; arc=pass (0 oda=1 ltdi=1 spf=[1,1,smtp.mailfrom=arm.com] dmarc=[1,1,header.from=arm.com]) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=arm.com; s=selector1; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=gziwOluS9dISic9LO6YgrRE+GRn2fdmIyqS5Fj9ED5w=; b=SsT3dxrJN3svmZPgfEFdArIfbIr31QkV7NAzJPNehHOgHzUNfGgwY/WrYe2oJGn9RCO12CZ8EJpJm3/nIwlCxSO3vvCcbkKECzQOMvqDSfci59Qps4kEwEAyUeKcPqu/tScSH5ChzSXoKyZd5lyio5lSpr64Q+2KqPXUaCxuUlg= Received: from AS4P192CA0002.EURP192.PROD.OUTLOOK.COM (2603:10a6:20b:5da::9) by AS8PR08MB9719.eurprd08.prod.outlook.com (2603:10a6:20b:615::15) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.9388.11; Thu, 4 Dec 2025 12:43:56 +0000 Received: from AMS0EPF000001AC.eurprd05.prod.outlook.com (2603:10a6:20b:5da:cafe::67) by AS4P192CA0002.outlook.office365.com (2603:10a6:20b:5da::9) with Microsoft SMTP Server (version=TLS1_3, cipher=TLS_AES_256_GCM_SHA384) id 15.20.9388.11 via Frontend Transport; Thu, 4 Dec 2025 12:43:56 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 4.158.2.129) smtp.mailfrom=arm.com; dkim=pass (signature was verified) header.d=arm.com;dmarc=pass action=none header.from=arm.com; Received-SPF: Pass (protection.outlook.com: domain of arm.com designates 4.158.2.129 as permitted sender) receiver=protection.outlook.com; client-ip=4.158.2.129; helo=outbound-uk1.az.dlp.m.darktrace.com; pr=C Received: from outbound-uk1.az.dlp.m.darktrace.com (4.158.2.129) by AMS0EPF000001AC.mail.protection.outlook.com (10.167.16.152) with Microsoft SMTP Server (version=TLS1_3, cipher=TLS_AES_256_GCM_SHA384) id 15.20.9388.8 via Frontend Transport; Thu, 4 Dec 2025 12:43:56 +0000 ARC-Seal: i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none; b=yR4Mu0fBTSIXJpNDm61GiH2rF0AON/J9U1t9WxDZ8lfdX3dSflKl7BOSYuI/emfuekdBHGZZd9P8hZYXp9o0OoTjOjwhiykttrRX7jQtPgVFTYjbKTAMDwC6WcVlm6uxe+S+RhJ9XM1dux3/F6z46Wh004mO4O0QpPQgD5zDlVRXPBYVQKvWWjLydY8S/janvZTImySlQYlasb9OcOLD+wv/3xuirFXk8bthBjKyIHHNnzf8u++sK7QW3FMxEzWqpSesXA80+m2YjIr9xQD6xwO1XfSoh7JnwkX6JCIuhf/Aqwp0Ue7KhhFgmdfRJ2PFxcS4614kWTqOcbyJGUBsxA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=gziwOluS9dISic9LO6YgrRE+GRn2fdmIyqS5Fj9ED5w=; b=KILZCjF1WS1AubbQxMvyuFqifisSw5sgzPYr3Bt2RS54ugAgRG518H5ZJB/GFc/R25Gc5wog4wSA3WbdYOlvI5zCs0e55f2gn5yE1+rzl9BDtYst1KjPAP303nJ2gtOHpvyekWzXNA410D+t1Xp/6Ay2EBXpykeBXhpMfzKmxlI5v0aEuChid1Sifg+JKHAYTMqF2rozfBMQIdKnR7Ciq8TXubh5Nu+/smpIXBy7jnFhnYTbbg2bq+D9bA7HEGsFHU4qJW7m8ygrcGETtSnNVsMVXNuCmzj4NmRbQcnPSnG1DpeSbQUDFpRzcvy5bL1affyYPxN1f6fOK8WfAZY5EQ== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 172.205.89.229) smtp.rcpttodomain=sourceware.org smtp.mailfrom=arm.com; dmarc=pass (p=none sp=none pct=100) action=none header.from=arm.com; dkim=none (message not signed); arc=none (0) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=arm.com; s=selector1; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=gziwOluS9dISic9LO6YgrRE+GRn2fdmIyqS5Fj9ED5w=; b=SsT3dxrJN3svmZPgfEFdArIfbIr31QkV7NAzJPNehHOgHzUNfGgwY/WrYe2oJGn9RCO12CZ8EJpJm3/nIwlCxSO3vvCcbkKECzQOMvqDSfci59Qps4kEwEAyUeKcPqu/tScSH5ChzSXoKyZd5lyio5lSpr64Q+2KqPXUaCxuUlg= Received: from AS4P191CA0049.EURP191.PROD.OUTLOOK.COM (2603:10a6:20b:657::8) by VI0PR08MB10389.eurprd08.prod.outlook.com (2603:10a6:800:206::15) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.9388.11; Thu, 4 Dec 2025 12:42:49 +0000 Received: from AM2PEPF0001C70E.eurprd05.prod.outlook.com (2603:10a6:20b:657:cafe::c1) by AS4P191CA0049.outlook.office365.com (2603:10a6:20b:657::8) with Microsoft SMTP Server (version=TLS1_3, cipher=TLS_AES_256_GCM_SHA384) id 15.20.9388.11 via Frontend Transport; Thu, 4 Dec 2025 12:42:49 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 172.205.89.229) smtp.mailfrom=arm.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=arm.com; Received-SPF: Pass (protection.outlook.com: domain of arm.com designates 172.205.89.229 as permitted sender) receiver=protection.outlook.com; client-ip=172.205.89.229; helo=nebula.arm.com; pr=C Received: from nebula.arm.com (172.205.89.229) by AM2PEPF0001C70E.mail.protection.outlook.com (10.167.16.202) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.9388.8 via Frontend Transport; Thu, 4 Dec 2025 12:42:49 +0000 Received: from AZ-NEU-EXJ02.Arm.com (10.240.25.139) by AZ-NEU-EX03.Arm.com (10.240.25.137) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.2562.29; Thu, 4 Dec 2025 12:42:48 +0000 Received: from AZ-NEU-EX03.Arm.com (10.240.25.137) by AZ-NEU-EXJ02.Arm.com (10.240.25.139) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.2562.29; Thu, 4 Dec 2025 12:42:47 +0000 Received: from e120703.cambridge.arm.com (10.2.81.20) by mail.arm.com (10.240.25.137) with Microsoft SMTP Server id 15.2.2562.29 via Frontend Transport; Thu, 4 Dec 2025 12:42:47 +0000 From: Srinath Parvathaneni To: CC: , , , Srinath Parvathaneni , Matthew Malcomson Subject: [PATCH v1 2/3] aarch64: Add support for POE2 system registers. Date: Thu, 4 Dec 2025 12:42:34 +0000 Message-ID: <20251204124235.74048-3-srinath.parvathaneni@arm.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20251204124235.74048-1-srinath.parvathaneni@arm.com> References: <20251204124235.74048-1-srinath.parvathaneni@arm.com> MIME-Version: 1.0 X-EOPAttributedMessage: 1 X-MS-TrafficTypeDiagnostic: AM2PEPF0001C70E:EE_|VI0PR08MB10389:EE_|AMS0EPF000001AC:EE_|AS8PR08MB9719:EE_ X-MS-Office365-Filtering-Correlation-Id: 0457fde0-ff76-47eb-9361-08de3332ca11 x-checkrecipientrouted: true NoDisclaimer: true X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam-Untrusted: BCL:0; ARA:13230040|376014|36860700013|1800799024|82310400026; X-Microsoft-Antispam-Message-Info-Original: Pwvb94kQycbs++yGNx8I8x3yTIdqP8hm9iT0hFD5ytUqq9TOmbEcJOfr9vG5NVYqrFWkImP5btRhKrsZug5XDz/SsPYezHnh8ARZw2dtx3zfoAqhU7XdF1fekxGQZ9Oo6UWZypfeIyo8j92TSJuK8sK5A2FCKJh4NZjXyVB39147frVkXt4xbaKG61eh35YrQwhDdygPhiPZGE9dJZ0ux+Yym4MJn33WQKDdrJ9PTfpl27MeqfRzmBcvpxblTCy1lZPJXhXj+HDX2kFpVeNE3iUHxpRSBslVqZNwcaGCEdDphS7x6QpFghOepPCXX5b1inxB6JhObMRz9St6eLTyZcndjOB8gHPCN3HxLjX0hdaNeyVGuNxjZOwYVv0mX1I25nEqoVKrstp7QdVNxA/cGRNicW9eMDiq+qpBdRHM0xUSTK+m23psXlSjvB0EYgE8k9usCxkZIZ+Ns/xYUMLbLkMA/CcRgB1R3xzmX7t1Inlu7yf+s/rVB1ltKJO8/jbkNtu5rb/J9un+2PIdOawTqYziV6Y7XhW+W0kiZVauGJVoVrGxnTqv4RRdXTUZ2opMwUl8CFrRsE0dGWLuTEIfYnf+Pc5Wnc7Hvnpe5EhESQIva9NzjH8busrFm9PD2AtPjdZ8Jg14tYJJMdHrwrmp1BoV17robKMpaPuLp9IMTuYEhFam3236TgvHbXwUh9zY1ky5L/oCnb4pmIqvS/YYAsqCtlSLedohCMau8cyQYu41xTNpYYgGG4NFtoRFkPeV2Q8B8pgA3IqS6Mbs99qGiQVwx3ZmdhxL2ZqYKxW57Oj7+82886wx4Q+cgIrKothY+yt/IwdeXtegXcZoWXg7QhnPcPl/KCbYg+omzgb+QpFwY/N/xIHMMmY5Fmsfr15IRfRxZmY0DM2KuMnUaH3+/OQZ513z2VX1t06Jadgvg8Hh2bFOI/X3XjTRNqvrGWa7xlLjnKECdLxCyvXRGDx6d+dFURSpaCs2uX0wnJBbsguneNLU/vQJ+AY2FgI2hpvF9BHphakUhjOKTTfjAurxWZyHtLEXZA5bdlkLxmjYHuG2D8BhpHLf160JH+ZHQ4Rv9Rm05bKtiq8rF2PbLklE1sZryKkR/nlmjR3l41yQpQjKRjrRJvwVL4Cmtf8rYjt5z2PQgcVldCxQNrSN1mfH4OMEtB6vYtwJcWxi7/m1rXlFFGRqy+HjWl2llzaKfk4z7aJrkl+VJSDm20CVLd09THleIMccGTJM3UcyZW4evbkWEni5TZm6eVLq2Im/pC816tgBuJ+45DtM8ZlwWapuahpwZZJjDWUfHpfn8fSxogkrWnYQu9hUnf+9UjK2KyDRSZvS/hFXEVAi+t1EFg2tdzZq3rI18AG0Kmb5l3THfuhvmdSOySq7nZfuKBjpHqnbMQeJfn45xbSVWb3moEUAp/05ghvVK2QZsTIEfgssi7NewA+qBXK/Q2lQiEHao5mrnq1/JIqcgQopp8bcujdPQTKfwUUjlwLI0AYrs4artjIrbjsBsmMCLzySDJ8z5yYnC/7Mj2Oo5a3Jagd3mNTYwSz60LMBzdyPcb4pg4Ypk9s= X-Forefront-Antispam-Report-Untrusted: CIP:172.205.89.229; CTRY:IE; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:nebula.arm.com; PTR:InfoDomainNonexistent; CAT:NONE; SFS:(13230040)(376014)(36860700013)(1800799024)(82310400026); DIR:OUT; SFP:1101; X-MS-Exchange-Transport-CrossTenantHeadersStamped: VI0PR08MB10389 X-MS-Exchange-Transport-CrossTenantHeadersStripped: AMS0EPF000001AC.eurprd05.prod.outlook.com X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id-Prvs: 2cb5874e-03f4-4c73-c9d2-08de3332a1ef X-Microsoft-Antispam: BCL:0; ARA:13230040|1800799024|35042699022|14060799003|36860700013|376014|82310400026; X-Microsoft-Antispam-Message-Info: QgbTnujbvMTPkhhKnYlMz9T+5wTHjfiLQWY0aMnMTkW8x9mJgQaAl0iceJiUhzEm1cORXEwgszh3xk2BcXqm4mWSwo8LHrOqNvY5PboQXeNB5v1GnXgJXwbAUMxIvLBieBiR4EDJaI9kB+RiBZs6ta5CsanAWE0UoB6mDTPV48ghL8sH3v6pAmSdUBnFTp9FHTw38CplfwUlEKduUd98jcNknDm4+9NZBau2/aMGOZ9NvyvbGvaAPI5Pc9G+TzHP5nUebM3vxJF49SQz/KtGwAczRJTQEh3NgdmAKR0/RFADKfmp5Q2I0XjUnAV42j2U/NqjVG/BR6vDqN+61I2Ujj0eMysobCXBN+/jffouqeYAwUHdy3xrGfN8JPAqrzBJU75R/wPrxfcRueXYtzqM5TOhbR1KHrZSIUaKW4DRRGUVwI47gsnMLPVkhYIrT3bDvHyjir0XhGF06mTwQ60lOdaZyhm2/JcpYGKSwWDG2DbUmatiwiae/COAEG5NGGAJOeNo23w3yrtWrXu+A7HUHnUhZjqkMkbhir+Ip8j1rZfEKZn4Bv8MuLc9EFlGERVGos0MyFLkd0z3Jvoy+FZW41z6zYfkuKA5n4HvR0fVKmr9cqgE1lxrS1/OJOlRWqFkAbDiGIKjDfmO1yaTwGWxkZxaC2YSSDpD81uZ9MqSqJCp2v1ze2QOslBPAhgVyxUlhbVaRqyalF84evgGi4zk/GVmTdGeffueaoE1I+4tF2pDlbNVDUonXuv1UJ9A6gLjT+ACaRX45/T4Ty9IWrF61hp4AfUom2OAMQUsB0JO3YFhDEHghQWjHkqgURRinYy9S0VZD0aC/gMRibuIXv7a9rvEOqXyRG4ZwMV6clsi8ncXyif8v1tj+QAgWnCD/ZmJNZ84PSQeSNDsVSEHfknCvHR1yvaFKUsy122kWziaCIuVj1BT5gWd4Soh8fC/eB1gSdyeH0BQzwPRWP3/ghdavgVo1Pl/OU3VxWuhlT0FoqppJ2v0vJHK5ejDt7tlfRpTkcyICTo2H3eNJnw6yNHb+VdCCz/y7pm0wqSRNx3+QgjFsgcpGRIlPmx1A0BzVyCK53lc7lTXzd4vVFbC/5MPgGuOD8+1td1SibFlzJZq2hCy7vxbbdRdfJDuhG9W+oS3M+bjy9D1qYer+3GsJmJjm6aQAJfkYoxVpmYvOB30gMdN+vQZP5bpytEvcRV/0d06VScBHoVejtP4pYVpD6De+gCGHeZ5NyzYZaDS7yLjire6+FhvJZ9/llqisB/1//ADoWs3cQNc9eZoKVgeEAyP6HSsm+aU06Zr1bXo7H8RSipyQZ/pS727wqPgRQvuGAGYcOFshLnuIWoiHtZyMMIQ/bTw28fFIS+rHOtlQ5j1NhVB9dC/Jb/cBudc3OpI3Iv7fWpF2xYIN2HbhfwC1dZUYg6hxNgePXu+ylyN14mZXTWWo0s7eKK4PseCzwk6n+X5vQmY7jatgOGkfWKsWr+Lc7l9Q+0Ctvv1vHrtPzHFzBscBrv1c45hj8vWGP9R4yvCwM1f+NxsI7iUWvitz1F+rAfPGKVKuA93V1EkQK704/U= X-Forefront-Antispam-Report: CIP:4.158.2.129; CTRY:GB; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:outbound-uk1.az.dlp.m.darktrace.com; PTR:InfoDomainNonexistent; CAT:NONE; SFS:(13230040)(1800799024)(35042699022)(14060799003)(36860700013)(376014)(82310400026); DIR:OUT; SFP:1101; X-OriginatorOrg: arm.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 04 Dec 2025 12:43:56.4269 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: 0457fde0-ff76-47eb-9361-08de3332ca11 X-MS-Exchange-CrossTenant-Id: f34e5979-57d9-4aaa-ad4d-b122a662184d X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=f34e5979-57d9-4aaa-ad4d-b122a662184d; Ip=[4.158.2.129]; Helo=[outbound-uk1.az.dlp.m.darktrace.com] X-MS-Exchange-CrossTenant-AuthSource: AMS0EPF000001AC.eurprd05.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: AS8PR08MB9719 X-Spam-Status: No, score=-11.7 required=5.0 tests=BAYES_00, DKIM_SIGNED, DKIM_VALID, DKIM_VALID_AU, DKIM_VALID_EF, FORGED_SPF_HELO, GIT_PATCH_0, RCVD_IN_DNSWL_BLOCKED, RCVD_IN_MSPIKE_H2, RCVD_IN_VALIDITY_RPBL_BLOCKED, RCVD_IN_VALIDITY_SAFE_BLOCKED, SPF_HELO_PASS, SPF_NONE, TXREP autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on sourceware.org X-BeenThere: binutils@sourceware.org X-Mailman-Version: 2.1.30 Precedence: list List-Id: Binutils mailing list List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: binutils-bounces~patchwork=sourceware.org@sourceware.org This patch adds support for following system registers which are available by default, however if guarding restrictions are enabled using -menable-sysreg-checking than "+poe2" option need to specified to the -march. * AFGDTpn_ELx system registers * AFGDTpn_ELx system registers * DPOTBRn_ELx system registers * TPIDR3_ELx system registers * IRTBRp_ELx system registers * LDSTT_ELx system registers * STINDEX_ELx system registers * TINDEX_ELx system registers * TTTBRp_ELx system registers * DPOCR_EL0 system registers * VNCCR_EL2 system register example: $cat tmp.s .text msr afgdtp0_el1, x0 By default, "afgdtp0_el1" available with following command line. $ aarch64-none-elf-as tmp.s -march=armv8-a On enabling guarding restrictions, "afgdtp0_el1" available with following command line. $ aarch64-none-elf-as tmp.s -menable-sysreg-checking -march=armv8-a+poe2 Regression tested for aarch64-none-elf target and found no regressions. Ok for binutils-master? Regards, Srinath Co-authored-by: Matthew Malcomson --- .../gas/aarch64/sysreg/poe2-sysreg-1.d | 535 ++ .../gas/aarch64/sysreg/poe2-sysreg-1.s | 90 + .../gas/aarch64/sysreg/poe2-sysreg-2.d | 536 ++ .../aarch64/sysreg/poe2-sysreg-invalid-1.d | 4 + .../aarch64/sysreg/poe2-sysreg-invalid-1.l | 4945 +++++++++++++++++ opcodes/aarch64-sys-regs.def | 263 + 6 files changed, 6373 insertions(+) create mode 100644 gas/testsuite/gas/aarch64/sysreg/poe2-sysreg-1.d create mode 100644 gas/testsuite/gas/aarch64/sysreg/poe2-sysreg-1.s create mode 100644 gas/testsuite/gas/aarch64/sysreg/poe2-sysreg-2.d create mode 100644 gas/testsuite/gas/aarch64/sysreg/poe2-sysreg-invalid-1.d create mode 100644 gas/testsuite/gas/aarch64/sysreg/poe2-sysreg-invalid-1.l diff --git a/gas/testsuite/gas/aarch64/sysreg/poe2-sysreg-1.d b/gas/testsuite/gas/aarch64/sysreg/poe2-sysreg-1.d new file mode 100644 index 00000000000..4d21649c2a8 --- /dev/null +++ b/gas/testsuite/gas/aarch64/sysreg/poe2-sysreg-1.d @@ -0,0 +1,535 @@ +#as: -menable-sysreg-checking -I$srcdir/$subdir -march=armv8-a+poe2 +#objdump: -dr + +[^:]+: file format .* + + +[^:]+: + +[^:]+: +.*: d5183600 msr afgdtp0_el1, x0 +.*: d5383600 mrs x0, afgdtp0_el1 +.*: d5183620 msr afgdtp1_el1, x0 +.*: d5383620 mrs x0, afgdtp1_el1 +.*: d5183640 msr afgdtp2_el1, x0 +.*: d5383640 mrs x0, afgdtp2_el1 +.*: d5183660 msr afgdtp3_el1, x0 +.*: d5383660 mrs x0, afgdtp3_el1 +.*: d5183680 msr afgdtp4_el1, x0 +.*: d5383680 mrs x0, afgdtp4_el1 +.*: d51836a0 msr afgdtp5_el1, x0 +.*: d53836a0 mrs x0, afgdtp5_el1 +.*: d51836c0 msr afgdtp6_el1, x0 +.*: d53836c0 mrs x0, afgdtp6_el1 +.*: d51836e0 msr afgdtp7_el1, x0 +.*: d53836e0 mrs x0, afgdtp7_el1 +.*: d5183700 msr afgdtp8_el1, x0 +.*: d5383700 mrs x0, afgdtp8_el1 +.*: d5183720 msr afgdtp9_el1, x0 +.*: d5383720 mrs x0, afgdtp9_el1 +.*: d5183740 msr afgdtp10_el1, x0 +.*: d5383740 mrs x0, afgdtp10_el1 +.*: d5183760 msr afgdtp11_el1, x0 +.*: d5383760 mrs x0, afgdtp11_el1 +.*: d5183780 msr afgdtp12_el1, x0 +.*: d5383780 mrs x0, afgdtp12_el1 +.*: d51837a0 msr afgdtp13_el1, x0 +.*: d53837a0 mrs x0, afgdtp13_el1 +.*: d51837c0 msr afgdtp14_el1, x0 +.*: d53837c0 mrs x0, afgdtp14_el1 +.*: d51837e0 msr afgdtp15_el1, x0 +.*: d53837e0 mrs x0, afgdtp15_el1 +.*: d51d3600 msr afgdtp0_el12, x0 +.*: d53d3600 mrs x0, afgdtp0_el12 +.*: d51d3620 msr afgdtp1_el12, x0 +.*: d53d3620 mrs x0, afgdtp1_el12 +.*: d51d3640 msr afgdtp2_el12, x0 +.*: d53d3640 mrs x0, afgdtp2_el12 +.*: d51d3660 msr afgdtp3_el12, x0 +.*: d53d3660 mrs x0, afgdtp3_el12 +.*: d51d3680 msr afgdtp4_el12, x0 +.*: d53d3680 mrs x0, afgdtp4_el12 +.*: d51d36a0 msr afgdtp5_el12, x0 +.*: d53d36a0 mrs x0, afgdtp5_el12 +.*: d51d36c0 msr afgdtp6_el12, x0 +.*: d53d36c0 mrs x0, afgdtp6_el12 +.*: d51d36e0 msr afgdtp7_el12, x0 +.*: d53d36e0 mrs x0, afgdtp7_el12 +.*: d51d3700 msr afgdtp8_el12, x0 +.*: d53d3700 mrs x0, afgdtp8_el12 +.*: d51d3720 msr afgdtp9_el12, x0 +.*: d53d3720 mrs x0, afgdtp9_el12 +.*: d51d3740 msr afgdtp10_el12, x0 +.*: d53d3740 mrs x0, afgdtp10_el12 +.*: d51d3760 msr afgdtp11_el12, x0 +.*: d53d3760 mrs x0, afgdtp11_el12 +.*: d51d3780 msr afgdtp12_el12, x0 +.*: d53d3780 mrs x0, afgdtp12_el12 +.*: d51d37a0 msr afgdtp13_el12, x0 +.*: d53d37a0 mrs x0, afgdtp13_el12 +.*: d51d37c0 msr afgdtp14_el12, x0 +.*: d53d37c0 mrs x0, afgdtp14_el12 +.*: d51d37e0 msr afgdtp15_el12, x0 +.*: d53d37e0 mrs x0, afgdtp15_el12 +.*: d51c3600 msr afgdtp0_el2, x0 +.*: d53c3600 mrs x0, afgdtp0_el2 +.*: d51c3620 msr afgdtp1_el2, x0 +.*: d53c3620 mrs x0, afgdtp1_el2 +.*: d51c3640 msr afgdtp2_el2, x0 +.*: d53c3640 mrs x0, afgdtp2_el2 +.*: d51c3660 msr afgdtp3_el2, x0 +.*: d53c3660 mrs x0, afgdtp3_el2 +.*: d51c3680 msr afgdtp4_el2, x0 +.*: d53c3680 mrs x0, afgdtp4_el2 +.*: d51c36a0 msr afgdtp5_el2, x0 +.*: d53c36a0 mrs x0, afgdtp5_el2 +.*: d51c36c0 msr afgdtp6_el2, x0 +.*: d53c36c0 mrs x0, afgdtp6_el2 +.*: d51c36e0 msr afgdtp7_el2, x0 +.*: d53c36e0 mrs x0, afgdtp7_el2 +.*: d51c3700 msr afgdtp8_el2, x0 +.*: d53c3700 mrs x0, afgdtp8_el2 +.*: d51c3720 msr afgdtp9_el2, x0 +.*: d53c3720 mrs x0, afgdtp9_el2 +.*: d51c3740 msr afgdtp10_el2, x0 +.*: d53c3740 mrs x0, afgdtp10_el2 +.*: d51c3760 msr afgdtp11_el2, x0 +.*: d53c3760 mrs x0, afgdtp11_el2 +.*: d51c3780 msr afgdtp12_el2, x0 +.*: d53c3780 mrs x0, afgdtp12_el2 +.*: d51c37a0 msr afgdtp13_el2, x0 +.*: d53c37a0 mrs x0, afgdtp13_el2 +.*: d51c37c0 msr afgdtp14_el2, x0 +.*: d53c37c0 mrs x0, afgdtp14_el2 +.*: d51c37e0 msr afgdtp15_el2, x0 +.*: d53c37e0 mrs x0, afgdtp15_el2 +.*: d51e3600 msr afgdtp0_el3, x0 +.*: d53e3600 mrs x0, afgdtp0_el3 +.*: d51e3620 msr afgdtp1_el3, x0 +.*: d53e3620 mrs x0, afgdtp1_el3 +.*: d51e3640 msr afgdtp2_el3, x0 +.*: d53e3640 mrs x0, afgdtp2_el3 +.*: d51e3660 msr afgdtp3_el3, x0 +.*: d53e3660 mrs x0, afgdtp3_el3 +.*: d51e3680 msr afgdtp4_el3, x0 +.*: d53e3680 mrs x0, afgdtp4_el3 +.*: d51e36a0 msr afgdtp5_el3, x0 +.*: d53e36a0 mrs x0, afgdtp5_el3 +.*: d51e36c0 msr afgdtp6_el3, x0 +.*: d53e36c0 mrs x0, afgdtp6_el3 +.*: d51e36e0 msr afgdtp7_el3, x0 +.*: d53e36e0 mrs x0, afgdtp7_el3 +.*: d51e3700 msr afgdtp8_el3, x0 +.*: d53e3700 mrs x0, afgdtp8_el3 +.*: d51e3720 msr afgdtp9_el3, x0 +.*: d53e3720 mrs x0, afgdtp9_el3 +.*: d51e3740 msr afgdtp10_el3, x0 +.*: d53e3740 mrs x0, afgdtp10_el3 +.*: d51e3760 msr afgdtp11_el3, x0 +.*: d53e3760 mrs x0, afgdtp11_el3 +.*: d51e3780 msr afgdtp12_el3, x0 +.*: d53e3780 mrs x0, afgdtp12_el3 +.*: d51e37a0 msr afgdtp13_el3, x0 +.*: d53e37a0 mrs x0, afgdtp13_el3 +.*: d51e37c0 msr afgdtp14_el3, x0 +.*: d53e37c0 mrs x0, afgdtp14_el3 +.*: d51e37e0 msr afgdtp15_el3, x0 +.*: d53e37e0 mrs x0, afgdtp15_el3 +.*: d5183800 msr afgdtu0_el1, x0 +.*: d5383800 mrs x0, afgdtu0_el1 +.*: d5183820 msr afgdtu1_el1, x0 +.*: d5383820 mrs x0, afgdtu1_el1 +.*: d5183840 msr afgdtu2_el1, x0 +.*: d5383840 mrs x0, afgdtu2_el1 +.*: d5183860 msr afgdtu3_el1, x0 +.*: d5383860 mrs x0, afgdtu3_el1 +.*: d5183880 msr afgdtu4_el1, x0 +.*: d5383880 mrs x0, afgdtu4_el1 +.*: d51838a0 msr afgdtu5_el1, x0 +.*: d53838a0 mrs x0, afgdtu5_el1 +.*: d51838c0 msr afgdtu6_el1, x0 +.*: d53838c0 mrs x0, afgdtu6_el1 +.*: d51838e0 msr afgdtu7_el1, x0 +.*: d53838e0 mrs x0, afgdtu7_el1 +.*: d5183900 msr afgdtu8_el1, x0 +.*: d5383900 mrs x0, afgdtu8_el1 +.*: d5183920 msr afgdtu9_el1, x0 +.*: d5383920 mrs x0, afgdtu9_el1 +.*: d5183940 msr afgdtu10_el1, x0 +.*: d5383940 mrs x0, afgdtu10_el1 +.*: d5183960 msr afgdtu11_el1, x0 +.*: d5383960 mrs x0, afgdtu11_el1 +.*: d5183980 msr afgdtu12_el1, x0 +.*: d5383980 mrs x0, afgdtu12_el1 +.*: d51839a0 msr afgdtu13_el1, x0 +.*: d53839a0 mrs x0, afgdtu13_el1 +.*: d51839c0 msr afgdtu14_el1, x0 +.*: d53839c0 mrs x0, afgdtu14_el1 +.*: d51839e0 msr afgdtu15_el1, x0 +.*: d53839e0 mrs x0, afgdtu15_el1 +.*: d51d3800 msr afgdtu0_el12, x0 +.*: d53d3800 mrs x0, afgdtu0_el12 +.*: d51d3820 msr afgdtu1_el12, x0 +.*: d53d3820 mrs x0, afgdtu1_el12 +.*: d51d3840 msr afgdtu2_el12, x0 +.*: d53d3840 mrs x0, afgdtu2_el12 +.*: d51d3860 msr afgdtu3_el12, x0 +.*: d53d3860 mrs x0, afgdtu3_el12 +.*: d51d3880 msr afgdtu4_el12, x0 +.*: d53d3880 mrs x0, afgdtu4_el12 +.*: d51d38a0 msr afgdtu5_el12, x0 +.*: d53d38a0 mrs x0, afgdtu5_el12 +.*: d51d38c0 msr afgdtu6_el12, x0 +.*: d53d38c0 mrs x0, afgdtu6_el12 +.*: d51d38e0 msr afgdtu7_el12, x0 +.*: d53d38e0 mrs x0, afgdtu7_el12 +.*: d51d3900 msr afgdtu8_el12, x0 +.*: d53d3900 mrs x0, afgdtu8_el12 +.*: d51d3920 msr afgdtu9_el12, x0 +.*: d53d3920 mrs x0, afgdtu9_el12 +.*: d51d3940 msr afgdtu10_el12, x0 +.*: d53d3940 mrs x0, afgdtu10_el12 +.*: d51d3960 msr afgdtu11_el12, x0 +.*: d53d3960 mrs x0, afgdtu11_el12 +.*: d51d3980 msr afgdtu12_el12, x0 +.*: d53d3980 mrs x0, afgdtu12_el12 +.*: d51d39a0 msr afgdtu13_el12, x0 +.*: d53d39a0 mrs x0, afgdtu13_el12 +.*: d51d39c0 msr afgdtu14_el12, x0 +.*: d53d39c0 mrs x0, afgdtu14_el12 +.*: d51d39e0 msr afgdtu15_el12, x0 +.*: d53d39e0 mrs x0, afgdtu15_el12 +.*: d51c3800 msr afgdtu0_el2, x0 +.*: d53c3800 mrs x0, afgdtu0_el2 +.*: d51c3820 msr afgdtu1_el2, x0 +.*: d53c3820 mrs x0, afgdtu1_el2 +.*: d51c3840 msr afgdtu2_el2, x0 +.*: d53c3840 mrs x0, afgdtu2_el2 +.*: d51c3860 msr afgdtu3_el2, x0 +.*: d53c3860 mrs x0, afgdtu3_el2 +.*: d51c3880 msr afgdtu4_el2, x0 +.*: d53c3880 mrs x0, afgdtu4_el2 +.*: d51c38a0 msr afgdtu5_el2, x0 +.*: d53c38a0 mrs x0, afgdtu5_el2 +.*: d51c38c0 msr afgdtu6_el2, x0 +.*: d53c38c0 mrs x0, afgdtu6_el2 +.*: d51c38e0 msr afgdtu7_el2, x0 +.*: d53c38e0 mrs x0, afgdtu7_el2 +.*: d51c3900 msr afgdtu8_el2, x0 +.*: d53c3900 mrs x0, afgdtu8_el2 +.*: d51c3920 msr afgdtu9_el2, x0 +.*: d53c3920 mrs x0, afgdtu9_el2 +.*: d51c3940 msr afgdtu10_el2, x0 +.*: d53c3940 mrs x0, afgdtu10_el2 +.*: d51c3960 msr afgdtu11_el2, x0 +.*: d53c3960 mrs x0, afgdtu11_el2 +.*: d51c3980 msr afgdtu12_el2, x0 +.*: d53c3980 mrs x0, afgdtu12_el2 +.*: d51c39a0 msr afgdtu13_el2, x0 +.*: d53c39a0 mrs x0, afgdtu13_el2 +.*: d51c39c0 msr afgdtu14_el2, x0 +.*: d53c39c0 mrs x0, afgdtu14_el2 +.*: d51c39e0 msr afgdtu15_el2, x0 +.*: d53c39e0 mrs x0, afgdtu15_el2 +.*: d5183200 msr fgdtp0_el1, x0 +.*: d5383200 mrs x0, fgdtp0_el1 +.*: d5183220 msr fgdtp1_el1, x0 +.*: d5383220 mrs x0, fgdtp1_el1 +.*: d5183240 msr fgdtp2_el1, x0 +.*: d5383240 mrs x0, fgdtp2_el1 +.*: d5183260 msr fgdtp3_el1, x0 +.*: d5383260 mrs x0, fgdtp3_el1 +.*: d5183280 msr fgdtp4_el1, x0 +.*: d5383280 mrs x0, fgdtp4_el1 +.*: d51832a0 msr fgdtp5_el1, x0 +.*: d53832a0 mrs x0, fgdtp5_el1 +.*: d51832c0 msr fgdtp6_el1, x0 +.*: d53832c0 mrs x0, fgdtp6_el1 +.*: d51832e0 msr fgdtp7_el1, x0 +.*: d53832e0 mrs x0, fgdtp7_el1 +.*: d5183300 msr fgdtp8_el1, x0 +.*: d5383300 mrs x0, fgdtp8_el1 +.*: d5183320 msr fgdtp9_el1, x0 +.*: d5383320 mrs x0, fgdtp9_el1 +.*: d5183340 msr fgdtp10_el1, x0 +.*: d5383340 mrs x0, fgdtp10_el1 +.*: d5183360 msr fgdtp11_el1, x0 +.*: d5383360 mrs x0, fgdtp11_el1 +.*: d5183380 msr fgdtp12_el1, x0 +.*: d5383380 mrs x0, fgdtp12_el1 +.*: d51833a0 msr fgdtp13_el1, x0 +.*: d53833a0 mrs x0, fgdtp13_el1 +.*: d51833c0 msr fgdtp14_el1, x0 +.*: d53833c0 mrs x0, fgdtp14_el1 +.*: d51833e0 msr fgdtp15_el1, x0 +.*: d53833e0 mrs x0, fgdtp15_el1 +.*: d51d3200 msr fgdtp0_el12, x0 +.*: d53d3200 mrs x0, fgdtp0_el12 +.*: d51d3220 msr fgdtp1_el12, x0 +.*: d53d3220 mrs x0, fgdtp1_el12 +.*: d51d3240 msr fgdtp2_el12, x0 +.*: d53d3240 mrs x0, fgdtp2_el12 +.*: d51d3260 msr fgdtp3_el12, x0 +.*: d53d3260 mrs x0, fgdtp3_el12 +.*: d51d3280 msr fgdtp4_el12, x0 +.*: d53d3280 mrs x0, fgdtp4_el12 +.*: d51d32a0 msr fgdtp5_el12, x0 +.*: d53d32a0 mrs x0, fgdtp5_el12 +.*: d51d32c0 msr fgdtp6_el12, x0 +.*: d53d32c0 mrs x0, fgdtp6_el12 +.*: d51d32e0 msr fgdtp7_el12, x0 +.*: d53d32e0 mrs x0, fgdtp7_el12 +.*: d51d3300 msr fgdtp8_el12, x0 +.*: d53d3300 mrs x0, fgdtp8_el12 +.*: d51d3320 msr fgdtp9_el12, x0 +.*: d53d3320 mrs x0, fgdtp9_el12 +.*: d51d3340 msr fgdtp10_el12, x0 +.*: d53d3340 mrs x0, fgdtp10_el12 +.*: d51d3360 msr fgdtp11_el12, x0 +.*: d53d3360 mrs x0, fgdtp11_el12 +.*: d51d3380 msr fgdtp12_el12, x0 +.*: d53d3380 mrs x0, fgdtp12_el12 +.*: d51d33a0 msr fgdtp13_el12, x0 +.*: d53d33a0 mrs x0, fgdtp13_el12 +.*: d51d33c0 msr fgdtp14_el12, x0 +.*: d53d33c0 mrs x0, fgdtp14_el12 +.*: d51d33e0 msr fgdtp15_el12, x0 +.*: d53d33e0 mrs x0, fgdtp15_el12 +.*: d51c3200 msr fgdtp0_el2, x0 +.*: d53c3200 mrs x0, fgdtp0_el2 +.*: d51c3220 msr fgdtp1_el2, x0 +.*: d53c3220 mrs x0, fgdtp1_el2 +.*: d51c3240 msr fgdtp2_el2, x0 +.*: d53c3240 mrs x0, fgdtp2_el2 +.*: d51c3260 msr fgdtp3_el2, x0 +.*: d53c3260 mrs x0, fgdtp3_el2 +.*: d51c3280 msr fgdtp4_el2, x0 +.*: d53c3280 mrs x0, fgdtp4_el2 +.*: d51c32a0 msr fgdtp5_el2, x0 +.*: d53c32a0 mrs x0, fgdtp5_el2 +.*: d51c32c0 msr fgdtp6_el2, x0 +.*: d53c32c0 mrs x0, fgdtp6_el2 +.*: d51c32e0 msr fgdtp7_el2, x0 +.*: d53c32e0 mrs x0, fgdtp7_el2 +.*: d51c3300 msr fgdtp8_el2, x0 +.*: d53c3300 mrs x0, fgdtp8_el2 +.*: d51c3320 msr fgdtp9_el2, x0 +.*: d53c3320 mrs x0, fgdtp9_el2 +.*: d51c3340 msr fgdtp10_el2, x0 +.*: d53c3340 mrs x0, fgdtp10_el2 +.*: d51c3360 msr fgdtp11_el2, x0 +.*: d53c3360 mrs x0, fgdtp11_el2 +.*: d51c3380 msr fgdtp12_el2, x0 +.*: d53c3380 mrs x0, fgdtp12_el2 +.*: d51c33a0 msr fgdtp13_el2, x0 +.*: d53c33a0 mrs x0, fgdtp13_el2 +.*: d51c33c0 msr fgdtp14_el2, x0 +.*: d53c33c0 mrs x0, fgdtp14_el2 +.*: d51c33e0 msr fgdtp15_el2, x0 +.*: d53c33e0 mrs x0, fgdtp15_el2 +.*: d51e3200 msr fgdtp0_el3, x0 +.*: d53e3200 mrs x0, fgdtp0_el3 +.*: d51e3220 msr fgdtp1_el3, x0 +.*: d53e3220 mrs x0, fgdtp1_el3 +.*: d51e3240 msr fgdtp2_el3, x0 +.*: d53e3240 mrs x0, fgdtp2_el3 +.*: d51e3260 msr fgdtp3_el3, x0 +.*: d53e3260 mrs x0, fgdtp3_el3 +.*: d51e3280 msr fgdtp4_el3, x0 +.*: d53e3280 mrs x0, fgdtp4_el3 +.*: d51e32a0 msr fgdtp5_el3, x0 +.*: d53e32a0 mrs x0, fgdtp5_el3 +.*: d51e32c0 msr fgdtp6_el3, x0 +.*: d53e32c0 mrs x0, fgdtp6_el3 +.*: d51e32e0 msr fgdtp7_el3, x0 +.*: d53e32e0 mrs x0, fgdtp7_el3 +.*: d51e3300 msr fgdtp8_el3, x0 +.*: d53e3300 mrs x0, fgdtp8_el3 +.*: d51e3320 msr fgdtp9_el3, x0 +.*: d53e3320 mrs x0, fgdtp9_el3 +.*: d51e3340 msr fgdtp10_el3, x0 +.*: d53e3340 mrs x0, fgdtp10_el3 +.*: d51e3360 msr fgdtp11_el3, x0 +.*: d53e3360 mrs x0, fgdtp11_el3 +.*: d51e3380 msr fgdtp12_el3, x0 +.*: d53e3380 mrs x0, fgdtp12_el3 +.*: d51e33a0 msr fgdtp13_el3, x0 +.*: d53e33a0 mrs x0, fgdtp13_el3 +.*: d51e33c0 msr fgdtp14_el3, x0 +.*: d53e33c0 mrs x0, fgdtp14_el3 +.*: d51e33e0 msr fgdtp15_el3, x0 +.*: d53e33e0 mrs x0, fgdtp15_el3 +.*: d5183400 msr fgdtu0_el1, x0 +.*: d5383400 mrs x0, fgdtu0_el1 +.*: d5183420 msr fgdtu1_el1, x0 +.*: d5383420 mrs x0, fgdtu1_el1 +.*: d5183440 msr fgdtu2_el1, x0 +.*: d5383440 mrs x0, fgdtu2_el1 +.*: d5183460 msr fgdtu3_el1, x0 +.*: d5383460 mrs x0, fgdtu3_el1 +.*: d5183480 msr fgdtu4_el1, x0 +.*: d5383480 mrs x0, fgdtu4_el1 +.*: d51834a0 msr fgdtu5_el1, x0 +.*: d53834a0 mrs x0, fgdtu5_el1 +.*: d51834c0 msr fgdtu6_el1, x0 +.*: d53834c0 mrs x0, fgdtu6_el1 +.*: d51834e0 msr fgdtu7_el1, x0 +.*: d53834e0 mrs x0, fgdtu7_el1 +.*: d5183500 msr fgdtu8_el1, x0 +.*: d5383500 mrs x0, fgdtu8_el1 +.*: d5183520 msr fgdtu9_el1, x0 +.*: d5383520 mrs x0, fgdtu9_el1 +.*: d5183540 msr fgdtu10_el1, x0 +.*: d5383540 mrs x0, fgdtu10_el1 +.*: d5183560 msr fgdtu11_el1, x0 +.*: d5383560 mrs x0, fgdtu11_el1 +.*: d5183580 msr fgdtu12_el1, x0 +.*: d5383580 mrs x0, fgdtu12_el1 +.*: d51835a0 msr fgdtu13_el1, x0 +.*: d53835a0 mrs x0, fgdtu13_el1 +.*: d51835c0 msr fgdtu14_el1, x0 +.*: d53835c0 mrs x0, fgdtu14_el1 +.*: d51835e0 msr fgdtu15_el1, x0 +.*: d53835e0 mrs x0, fgdtu15_el1 +.*: d51d3400 msr fgdtu0_el12, x0 +.*: d53d3400 mrs x0, fgdtu0_el12 +.*: d51d3420 msr fgdtu1_el12, x0 +.*: d53d3420 mrs x0, fgdtu1_el12 +.*: d51d3440 msr fgdtu2_el12, x0 +.*: d53d3440 mrs x0, fgdtu2_el12 +.*: d51d3460 msr fgdtu3_el12, x0 +.*: d53d3460 mrs x0, fgdtu3_el12 +.*: d51d3480 msr fgdtu4_el12, x0 +.*: d53d3480 mrs x0, fgdtu4_el12 +.*: d51d34a0 msr fgdtu5_el12, x0 +.*: d53d34a0 mrs x0, fgdtu5_el12 +.*: d51d34c0 msr fgdtu6_el12, x0 +.*: d53d34c0 mrs x0, fgdtu6_el12 +.*: d51d34e0 msr fgdtu7_el12, x0 +.*: d53d34e0 mrs x0, fgdtu7_el12 +.*: d51d3500 msr fgdtu8_el12, x0 +.*: d53d3500 mrs x0, fgdtu8_el12 +.*: d51d3520 msr fgdtu9_el12, x0 +.*: d53d3520 mrs x0, fgdtu9_el12 +.*: d51d3540 msr fgdtu10_el12, x0 +.*: d53d3540 mrs x0, fgdtu10_el12 +.*: d51d3560 msr fgdtu11_el12, x0 +.*: d53d3560 mrs x0, fgdtu11_el12 +.*: d51d3580 msr fgdtu12_el12, x0 +.*: d53d3580 mrs x0, fgdtu12_el12 +.*: d51d35a0 msr fgdtu13_el12, x0 +.*: d53d35a0 mrs x0, fgdtu13_el12 +.*: d51d35c0 msr fgdtu14_el12, x0 +.*: d53d35c0 mrs x0, fgdtu14_el12 +.*: d51d35e0 msr fgdtu15_el12, x0 +.*: d53d35e0 mrs x0, fgdtu15_el12 +.*: d51c3400 msr fgdtu0_el2, x0 +.*: d53c3400 mrs x0, fgdtu0_el2 +.*: d51c3420 msr fgdtu1_el2, x0 +.*: d53c3420 mrs x0, fgdtu1_el2 +.*: d51c3440 msr fgdtu2_el2, x0 +.*: d53c3440 mrs x0, fgdtu2_el2 +.*: d51c3460 msr fgdtu3_el2, x0 +.*: d53c3460 mrs x0, fgdtu3_el2 +.*: d51c3480 msr fgdtu4_el2, x0 +.*: d53c3480 mrs x0, fgdtu4_el2 +.*: d51c34a0 msr fgdtu5_el2, x0 +.*: d53c34a0 mrs x0, fgdtu5_el2 +.*: d51c34c0 msr fgdtu6_el2, x0 +.*: d53c34c0 mrs x0, fgdtu6_el2 +.*: d51c34e0 msr fgdtu7_el2, x0 +.*: d53c34e0 mrs x0, fgdtu7_el2 +.*: d51c3500 msr fgdtu8_el2, x0 +.*: d53c3500 mrs x0, fgdtu8_el2 +.*: d51c3520 msr fgdtu9_el2, x0 +.*: d53c3520 mrs x0, fgdtu9_el2 +.*: d51c3540 msr fgdtu10_el2, x0 +.*: d53c3540 mrs x0, fgdtu10_el2 +.*: d51c3560 msr fgdtu11_el2, x0 +.*: d53c3560 mrs x0, fgdtu11_el2 +.*: d51c3580 msr fgdtu12_el2, x0 +.*: d53c3580 mrs x0, fgdtu12_el2 +.*: d51c35a0 msr fgdtu13_el2, x0 +.*: d53c35a0 mrs x0, fgdtu13_el2 +.*: d51c35c0 msr fgdtu14_el2, x0 +.*: d53c35c0 mrs x0, fgdtu14_el2 +.*: d51c35e0 msr fgdtu15_el2, x0 +.*: d53c35e0 mrs x0, fgdtu15_el2 +.*: d51820c0 msr dpotbr0_el1, x0 +.*: d53820c0 mrs x0, dpotbr0_el1 +.*: d51820e0 msr dpotbr1_el1, x0 +.*: d53820e0 mrs x0, dpotbr1_el1 +.*: d51d20c0 msr dpotbr0_el12, x0 +.*: d53d20c0 mrs x0, dpotbr0_el12 +.*: d51d20e0 msr dpotbr1_el12, x0 +.*: d53d20e0 mrs x0, dpotbr1_el12 +.*: d51c20c0 msr dpotbr0_el2, x0 +.*: d53c20c0 mrs x0, dpotbr0_el2 +.*: d51c20e0 msr dpotbr1_el2, x0 +.*: d53c20e0 mrs x0, dpotbr1_el2 +.*: d51e20c0 msr dpotbr0_el3, x0 +.*: d53e20c0 mrs x0, dpotbr0_el3 +.*: d51bd000 msr tpidr3_el0, x0 +.*: d53bd000 mrs x0, tpidr3_el0 +.*: d518d000 msr tpidr3_el1, x0 +.*: d538d000 mrs x0, tpidr3_el1 +.*: d51dd000 msr tpidr3_el12, x0 +.*: d53dd000 mrs x0, tpidr3_el12 +.*: d51cd000 msr tpidr3_el2, x0 +.*: d53cd000 mrs x0, tpidr3_el2 +.*: d51ed000 msr tpidr3_el3, x0 +.*: d53ed000 mrs x0, tpidr3_el3 +.*: d5182080 msr irtbru_el1, x0 +.*: d5382080 mrs x0, irtbru_el1 +.*: d51d2080 msr irtbru_el12, x0 +.*: d53d2080 mrs x0, irtbru_el12 +.*: d51c2080 msr irtbru_el2, x0 +.*: d53c2080 mrs x0, irtbru_el2 +.*: d51820a0 msr irtbrp_el1, x0 +.*: d53820a0 mrs x0, irtbrp_el1 +.*: d51d20a0 msr irtbrp_el12, x0 +.*: d53d20a0 mrs x0, irtbrp_el12 +.*: d51c20a0 msr irtbrp_el2, x0 +.*: d53c20a0 mrs x0, irtbrp_el2 +.*: d51e20a0 msr irtbrp_el3, x0 +.*: d53e20a0 mrs x0, irtbrp_el3 +.*: d51821e0 msr ldstt_el1, x0 +.*: d53821e0 mrs x0, ldstt_el1 +.*: d51d21e0 msr ldstt_el12, x0 +.*: d53d21e0 mrs x0, ldstt_el12 +.*: d51c21e0 msr ldstt_el2, x0 +.*: d53c21e0 mrs x0, ldstt_el2 +.*: d5184040 msr stindex_el1, x0 +.*: d5384040 mrs x0, stindex_el1 +.*: d51d4040 msr stindex_el12, x0 +.*: d53d4040 mrs x0, stindex_el12 +.*: d51c4040 msr stindex_el2, x0 +.*: d53c4040 mrs x0, stindex_el2 +.*: d51b4060 msr tindex_el0, x0 +.*: d53b4060 mrs x0, tindex_el0 +.*: d5184060 msr tindex_el1, x0 +.*: d5384060 mrs x0, tindex_el1 +.*: d51d4060 msr tindex_el12, x0 +.*: d53d4060 mrs x0, tindex_el12 +.*: d51c4060 msr tindex_el2, x0 +.*: d53c4060 mrs x0, tindex_el2 +.*: d51e4060 msr tindex_el3, x0 +.*: d53e4060 mrs x0, tindex_el3 +.*: d518a2c0 msr tttbru_el1, x0 +.*: d538a2c0 mrs x0, tttbru_el1 +.*: d51da2c0 msr tttbru_el12, x0 +.*: d53da2c0 mrs x0, tttbru_el12 +.*: d51ca2c0 msr tttbru_el2, x0 +.*: d53ca2c0 mrs x0, tttbru_el2 +.*: d518a2e0 msr tttbrp_el1, x0 +.*: d538a2e0 mrs x0, tttbrp_el1 +.*: d51da2e0 msr tttbrp_el12, x0 +.*: d53da2e0 mrs x0, tttbrp_el12 +.*: d51ca2e0 msr tttbrp_el2, x0 +.*: d53ca2e0 mrs x0, tttbrp_el2 +.*: d51ea2e0 msr tttbrp_el3, x0 +.*: d53ea2e0 mrs x0, tttbrp_el3 +.*: d51b4540 msr dpocr_el0, x0 +.*: d53b4540 mrs x0, dpocr_el0 +.*: d51c2220 msr vnccr_el2, x0 +.*: d53c2220 mrs x0, vnccr_el2 diff --git a/gas/testsuite/gas/aarch64/sysreg/poe2-sysreg-1.s b/gas/testsuite/gas/aarch64/sysreg/poe2-sysreg-1.s new file mode 100644 index 00000000000..25856fdc991 --- /dev/null +++ b/gas/testsuite/gas/aarch64/sysreg/poe2-sysreg-1.s @@ -0,0 +1,90 @@ +.include "sysreg-test-utils.inc" + +.text + +.altmacro + + .macro sysreg_name Base, EL, from=0, to=15 + rw_sys_reg \Base\from\()_\EL + + .if (\to - \from > 0) + sysreg_name \Base, \EL, %(\from+1), \to + .endif + .endm + + .macro sysreg_name1 Base, EL + rw_sys_reg \Base\()_\EL + .endm + +// AFGDTpn_ELx system registers + sysreg_name AFGDTP, EL1 + sysreg_name AFGDTP, EL12 + sysreg_name AFGDTP, EL2 + sysreg_name AFGDTP, EL3 + sysreg_name AFGDTU, EL1 + sysreg_name AFGDTU, EL12 + sysreg_name AFGDTU, EL2 + +// AFGDTpn_ELx system registers + sysreg_name FGDTP, EL1 + sysreg_name FGDTP, EL12 + sysreg_name FGDTP, EL2 + sysreg_name FGDTP, EL3 + sysreg_name FGDTU, EL1 + sysreg_name FGDTU, EL12 + sysreg_name FGDTU, EL2 + +// DPOTBRn_ELx system registers + sysreg_name DPOTBR, EL1, 0, 1 + sysreg_name DPOTBR, EL12, 0, 1 + sysreg_name DPOTBR, EL2, 0, 1 + sysreg_name DPOTBR, EL3, 0, 0 + +// TPIDR3_ELx system registers + sysreg_name TPIDR, EL0, 3, 3 + sysreg_name TPIDR, EL1, 3, 3 + sysreg_name TPIDR, EL12, 3, 3 + sysreg_name TPIDR, EL2, 3, 3 + sysreg_name TPIDR, EL3, 3, 3 + +// IRTBRp_ELx system registers + sysreg_name1 IRTBRU EL1 + sysreg_name1 IRTBRU EL12 + sysreg_name1 IRTBRU EL2 + sysreg_name1 IRTBRP EL1 + sysreg_name1 IRTBRP EL12 + sysreg_name1 IRTBRP EL2 + sysreg_name1 IRTBRP EL3 + +// LDSTT_ELx system registers + sysreg_name1 LDSTT EL1 + sysreg_name1 LDSTT EL12 + sysreg_name1 LDSTT EL2 + +// STINDEX_ELx system registers + sysreg_name1 STINDEX EL1 + sysreg_name1 STINDEX EL12 + sysreg_name1 STINDEX EL2 + +// TINDEX_ELx system registers + sysreg_name1 TINDEX EL0 + sysreg_name1 TINDEX EL1 + sysreg_name1 TINDEX EL12 + sysreg_name1 TINDEX EL2 + sysreg_name1 TINDEX EL3 + +// TTTBRp_ELx system registers + sysreg_name1 TTTBRU EL1 + sysreg_name1 TTTBRU EL12 + sysreg_name1 TTTBRU EL2 + sysreg_name1 TTTBRP EL1 + sysreg_name1 TTTBRP EL12 + sysreg_name1 TTTBRP EL2 + sysreg_name1 TTTBRP EL3 + +// DPOCR_EL0 system registers + sysreg_name1 DPOCR EL0 + +// VNCCR_EL2 system registers + sysreg_name1 VNCCR EL2 +.noaltmacro diff --git a/gas/testsuite/gas/aarch64/sysreg/poe2-sysreg-2.d b/gas/testsuite/gas/aarch64/sysreg/poe2-sysreg-2.d new file mode 100644 index 00000000000..936774dfc34 --- /dev/null +++ b/gas/testsuite/gas/aarch64/sysreg/poe2-sysreg-2.d @@ -0,0 +1,536 @@ +#as: -I$srcdir/$subdir -march=armv8-a +#source: poe2-sysreg-1.s +#objdump: -dr + +[^:]+: file format .* + + +[^:]+: + +[^:]+: +.*: d5183600 msr afgdtp0_el1, x0 +.*: d5383600 mrs x0, afgdtp0_el1 +.*: d5183620 msr afgdtp1_el1, x0 +.*: d5383620 mrs x0, afgdtp1_el1 +.*: d5183640 msr afgdtp2_el1, x0 +.*: d5383640 mrs x0, afgdtp2_el1 +.*: d5183660 msr afgdtp3_el1, x0 +.*: d5383660 mrs x0, afgdtp3_el1 +.*: d5183680 msr afgdtp4_el1, x0 +.*: d5383680 mrs x0, afgdtp4_el1 +.*: d51836a0 msr afgdtp5_el1, x0 +.*: d53836a0 mrs x0, afgdtp5_el1 +.*: d51836c0 msr afgdtp6_el1, x0 +.*: d53836c0 mrs x0, afgdtp6_el1 +.*: d51836e0 msr afgdtp7_el1, x0 +.*: d53836e0 mrs x0, afgdtp7_el1 +.*: d5183700 msr afgdtp8_el1, x0 +.*: d5383700 mrs x0, afgdtp8_el1 +.*: d5183720 msr afgdtp9_el1, x0 +.*: d5383720 mrs x0, afgdtp9_el1 +.*: d5183740 msr afgdtp10_el1, x0 +.*: d5383740 mrs x0, afgdtp10_el1 +.*: d5183760 msr afgdtp11_el1, x0 +.*: d5383760 mrs x0, afgdtp11_el1 +.*: d5183780 msr afgdtp12_el1, x0 +.*: d5383780 mrs x0, afgdtp12_el1 +.*: d51837a0 msr afgdtp13_el1, x0 +.*: d53837a0 mrs x0, afgdtp13_el1 +.*: d51837c0 msr afgdtp14_el1, x0 +.*: d53837c0 mrs x0, afgdtp14_el1 +.*: d51837e0 msr afgdtp15_el1, x0 +.*: d53837e0 mrs x0, afgdtp15_el1 +.*: d51d3600 msr afgdtp0_el12, x0 +.*: d53d3600 mrs x0, afgdtp0_el12 +.*: d51d3620 msr afgdtp1_el12, x0 +.*: d53d3620 mrs x0, afgdtp1_el12 +.*: d51d3640 msr afgdtp2_el12, x0 +.*: d53d3640 mrs x0, afgdtp2_el12 +.*: d51d3660 msr afgdtp3_el12, x0 +.*: d53d3660 mrs x0, afgdtp3_el12 +.*: d51d3680 msr afgdtp4_el12, x0 +.*: d53d3680 mrs x0, afgdtp4_el12 +.*: d51d36a0 msr afgdtp5_el12, x0 +.*: d53d36a0 mrs x0, afgdtp5_el12 +.*: d51d36c0 msr afgdtp6_el12, x0 +.*: d53d36c0 mrs x0, afgdtp6_el12 +.*: d51d36e0 msr afgdtp7_el12, x0 +.*: d53d36e0 mrs x0, afgdtp7_el12 +.*: d51d3700 msr afgdtp8_el12, x0 +.*: d53d3700 mrs x0, afgdtp8_el12 +.*: d51d3720 msr afgdtp9_el12, x0 +.*: d53d3720 mrs x0, afgdtp9_el12 +.*: d51d3740 msr afgdtp10_el12, x0 +.*: d53d3740 mrs x0, afgdtp10_el12 +.*: d51d3760 msr afgdtp11_el12, x0 +.*: d53d3760 mrs x0, afgdtp11_el12 +.*: d51d3780 msr afgdtp12_el12, x0 +.*: d53d3780 mrs x0, afgdtp12_el12 +.*: d51d37a0 msr afgdtp13_el12, x0 +.*: d53d37a0 mrs x0, afgdtp13_el12 +.*: d51d37c0 msr afgdtp14_el12, x0 +.*: d53d37c0 mrs x0, afgdtp14_el12 +.*: d51d37e0 msr afgdtp15_el12, x0 +.*: d53d37e0 mrs x0, afgdtp15_el12 +.*: d51c3600 msr afgdtp0_el2, x0 +.*: d53c3600 mrs x0, afgdtp0_el2 +.*: d51c3620 msr afgdtp1_el2, x0 +.*: d53c3620 mrs x0, afgdtp1_el2 +.*: d51c3640 msr afgdtp2_el2, x0 +.*: d53c3640 mrs x0, afgdtp2_el2 +.*: d51c3660 msr afgdtp3_el2, x0 +.*: d53c3660 mrs x0, afgdtp3_el2 +.*: d51c3680 msr afgdtp4_el2, x0 +.*: d53c3680 mrs x0, afgdtp4_el2 +.*: d51c36a0 msr afgdtp5_el2, x0 +.*: d53c36a0 mrs x0, afgdtp5_el2 +.*: d51c36c0 msr afgdtp6_el2, x0 +.*: d53c36c0 mrs x0, afgdtp6_el2 +.*: d51c36e0 msr afgdtp7_el2, x0 +.*: d53c36e0 mrs x0, afgdtp7_el2 +.*: d51c3700 msr afgdtp8_el2, x0 +.*: d53c3700 mrs x0, afgdtp8_el2 +.*: d51c3720 msr afgdtp9_el2, x0 +.*: d53c3720 mrs x0, afgdtp9_el2 +.*: d51c3740 msr afgdtp10_el2, x0 +.*: d53c3740 mrs x0, afgdtp10_el2 +.*: d51c3760 msr afgdtp11_el2, x0 +.*: d53c3760 mrs x0, afgdtp11_el2 +.*: d51c3780 msr afgdtp12_el2, x0 +.*: d53c3780 mrs x0, afgdtp12_el2 +.*: d51c37a0 msr afgdtp13_el2, x0 +.*: d53c37a0 mrs x0, afgdtp13_el2 +.*: d51c37c0 msr afgdtp14_el2, x0 +.*: d53c37c0 mrs x0, afgdtp14_el2 +.*: d51c37e0 msr afgdtp15_el2, x0 +.*: d53c37e0 mrs x0, afgdtp15_el2 +.*: d51e3600 msr afgdtp0_el3, x0 +.*: d53e3600 mrs x0, afgdtp0_el3 +.*: d51e3620 msr afgdtp1_el3, x0 +.*: d53e3620 mrs x0, afgdtp1_el3 +.*: d51e3640 msr afgdtp2_el3, x0 +.*: d53e3640 mrs x0, afgdtp2_el3 +.*: d51e3660 msr afgdtp3_el3, x0 +.*: d53e3660 mrs x0, afgdtp3_el3 +.*: d51e3680 msr afgdtp4_el3, x0 +.*: d53e3680 mrs x0, afgdtp4_el3 +.*: d51e36a0 msr afgdtp5_el3, x0 +.*: d53e36a0 mrs x0, afgdtp5_el3 +.*: d51e36c0 msr afgdtp6_el3, x0 +.*: d53e36c0 mrs x0, afgdtp6_el3 +.*: d51e36e0 msr afgdtp7_el3, x0 +.*: d53e36e0 mrs x0, afgdtp7_el3 +.*: d51e3700 msr afgdtp8_el3, x0 +.*: d53e3700 mrs x0, afgdtp8_el3 +.*: d51e3720 msr afgdtp9_el3, x0 +.*: d53e3720 mrs x0, afgdtp9_el3 +.*: d51e3740 msr afgdtp10_el3, x0 +.*: d53e3740 mrs x0, afgdtp10_el3 +.*: d51e3760 msr afgdtp11_el3, x0 +.*: d53e3760 mrs x0, afgdtp11_el3 +.*: d51e3780 msr afgdtp12_el3, x0 +.*: d53e3780 mrs x0, afgdtp12_el3 +.*: d51e37a0 msr afgdtp13_el3, x0 +.*: d53e37a0 mrs x0, afgdtp13_el3 +.*: d51e37c0 msr afgdtp14_el3, x0 +.*: d53e37c0 mrs x0, afgdtp14_el3 +.*: d51e37e0 msr afgdtp15_el3, x0 +.*: d53e37e0 mrs x0, afgdtp15_el3 +.*: d5183800 msr afgdtu0_el1, x0 +.*: d5383800 mrs x0, afgdtu0_el1 +.*: d5183820 msr afgdtu1_el1, x0 +.*: d5383820 mrs x0, afgdtu1_el1 +.*: d5183840 msr afgdtu2_el1, x0 +.*: d5383840 mrs x0, afgdtu2_el1 +.*: d5183860 msr afgdtu3_el1, x0 +.*: d5383860 mrs x0, afgdtu3_el1 +.*: d5183880 msr afgdtu4_el1, x0 +.*: d5383880 mrs x0, afgdtu4_el1 +.*: d51838a0 msr afgdtu5_el1, x0 +.*: d53838a0 mrs x0, afgdtu5_el1 +.*: d51838c0 msr afgdtu6_el1, x0 +.*: d53838c0 mrs x0, afgdtu6_el1 +.*: d51838e0 msr afgdtu7_el1, x0 +.*: d53838e0 mrs x0, afgdtu7_el1 +.*: d5183900 msr afgdtu8_el1, x0 +.*: d5383900 mrs x0, afgdtu8_el1 +.*: d5183920 msr afgdtu9_el1, x0 +.*: d5383920 mrs x0, afgdtu9_el1 +.*: d5183940 msr afgdtu10_el1, x0 +.*: d5383940 mrs x0, afgdtu10_el1 +.*: d5183960 msr afgdtu11_el1, x0 +.*: d5383960 mrs x0, afgdtu11_el1 +.*: d5183980 msr afgdtu12_el1, x0 +.*: d5383980 mrs x0, afgdtu12_el1 +.*: d51839a0 msr afgdtu13_el1, x0 +.*: d53839a0 mrs x0, afgdtu13_el1 +.*: d51839c0 msr afgdtu14_el1, x0 +.*: d53839c0 mrs x0, afgdtu14_el1 +.*: d51839e0 msr afgdtu15_el1, x0 +.*: d53839e0 mrs x0, afgdtu15_el1 +.*: d51d3800 msr afgdtu0_el12, x0 +.*: d53d3800 mrs x0, afgdtu0_el12 +.*: d51d3820 msr afgdtu1_el12, x0 +.*: d53d3820 mrs x0, afgdtu1_el12 +.*: d51d3840 msr afgdtu2_el12, x0 +.*: d53d3840 mrs x0, afgdtu2_el12 +.*: d51d3860 msr afgdtu3_el12, x0 +.*: d53d3860 mrs x0, afgdtu3_el12 +.*: d51d3880 msr afgdtu4_el12, x0 +.*: d53d3880 mrs x0, afgdtu4_el12 +.*: d51d38a0 msr afgdtu5_el12, x0 +.*: d53d38a0 mrs x0, afgdtu5_el12 +.*: d51d38c0 msr afgdtu6_el12, x0 +.*: d53d38c0 mrs x0, afgdtu6_el12 +.*: d51d38e0 msr afgdtu7_el12, x0 +.*: d53d38e0 mrs x0, afgdtu7_el12 +.*: d51d3900 msr afgdtu8_el12, x0 +.*: d53d3900 mrs x0, afgdtu8_el12 +.*: d51d3920 msr afgdtu9_el12, x0 +.*: d53d3920 mrs x0, afgdtu9_el12 +.*: d51d3940 msr afgdtu10_el12, x0 +.*: d53d3940 mrs x0, afgdtu10_el12 +.*: d51d3960 msr afgdtu11_el12, x0 +.*: d53d3960 mrs x0, afgdtu11_el12 +.*: d51d3980 msr afgdtu12_el12, x0 +.*: d53d3980 mrs x0, afgdtu12_el12 +.*: d51d39a0 msr afgdtu13_el12, x0 +.*: d53d39a0 mrs x0, afgdtu13_el12 +.*: d51d39c0 msr afgdtu14_el12, x0 +.*: d53d39c0 mrs x0, afgdtu14_el12 +.*: d51d39e0 msr afgdtu15_el12, x0 +.*: d53d39e0 mrs x0, afgdtu15_el12 +.*: d51c3800 msr afgdtu0_el2, x0 +.*: d53c3800 mrs x0, afgdtu0_el2 +.*: d51c3820 msr afgdtu1_el2, x0 +.*: d53c3820 mrs x0, afgdtu1_el2 +.*: d51c3840 msr afgdtu2_el2, x0 +.*: d53c3840 mrs x0, afgdtu2_el2 +.*: d51c3860 msr afgdtu3_el2, x0 +.*: d53c3860 mrs x0, afgdtu3_el2 +.*: d51c3880 msr afgdtu4_el2, x0 +.*: d53c3880 mrs x0, afgdtu4_el2 +.*: d51c38a0 msr afgdtu5_el2, x0 +.*: d53c38a0 mrs x0, afgdtu5_el2 +.*: d51c38c0 msr afgdtu6_el2, x0 +.*: d53c38c0 mrs x0, afgdtu6_el2 +.*: d51c38e0 msr afgdtu7_el2, x0 +.*: d53c38e0 mrs x0, afgdtu7_el2 +.*: d51c3900 msr afgdtu8_el2, x0 +.*: d53c3900 mrs x0, afgdtu8_el2 +.*: d51c3920 msr afgdtu9_el2, x0 +.*: d53c3920 mrs x0, afgdtu9_el2 +.*: d51c3940 msr afgdtu10_el2, x0 +.*: d53c3940 mrs x0, afgdtu10_el2 +.*: d51c3960 msr afgdtu11_el2, x0 +.*: d53c3960 mrs x0, afgdtu11_el2 +.*: d51c3980 msr afgdtu12_el2, x0 +.*: d53c3980 mrs x0, afgdtu12_el2 +.*: d51c39a0 msr afgdtu13_el2, x0 +.*: d53c39a0 mrs x0, afgdtu13_el2 +.*: d51c39c0 msr afgdtu14_el2, x0 +.*: d53c39c0 mrs x0, afgdtu14_el2 +.*: d51c39e0 msr afgdtu15_el2, x0 +.*: d53c39e0 mrs x0, afgdtu15_el2 +.*: d5183200 msr fgdtp0_el1, x0 +.*: d5383200 mrs x0, fgdtp0_el1 +.*: d5183220 msr fgdtp1_el1, x0 +.*: d5383220 mrs x0, fgdtp1_el1 +.*: d5183240 msr fgdtp2_el1, x0 +.*: d5383240 mrs x0, fgdtp2_el1 +.*: d5183260 msr fgdtp3_el1, x0 +.*: d5383260 mrs x0, fgdtp3_el1 +.*: d5183280 msr fgdtp4_el1, x0 +.*: d5383280 mrs x0, fgdtp4_el1 +.*: d51832a0 msr fgdtp5_el1, x0 +.*: d53832a0 mrs x0, fgdtp5_el1 +.*: d51832c0 msr fgdtp6_el1, x0 +.*: d53832c0 mrs x0, fgdtp6_el1 +.*: d51832e0 msr fgdtp7_el1, x0 +.*: d53832e0 mrs x0, fgdtp7_el1 +.*: d5183300 msr fgdtp8_el1, x0 +.*: d5383300 mrs x0, fgdtp8_el1 +.*: d5183320 msr fgdtp9_el1, x0 +.*: d5383320 mrs x0, fgdtp9_el1 +.*: d5183340 msr fgdtp10_el1, x0 +.*: d5383340 mrs x0, fgdtp10_el1 +.*: d5183360 msr fgdtp11_el1, x0 +.*: d5383360 mrs x0, fgdtp11_el1 +.*: d5183380 msr fgdtp12_el1, x0 +.*: d5383380 mrs x0, fgdtp12_el1 +.*: d51833a0 msr fgdtp13_el1, x0 +.*: d53833a0 mrs x0, fgdtp13_el1 +.*: d51833c0 msr fgdtp14_el1, x0 +.*: d53833c0 mrs x0, fgdtp14_el1 +.*: d51833e0 msr fgdtp15_el1, x0 +.*: d53833e0 mrs x0, fgdtp15_el1 +.*: d51d3200 msr fgdtp0_el12, x0 +.*: d53d3200 mrs x0, fgdtp0_el12 +.*: d51d3220 msr fgdtp1_el12, x0 +.*: d53d3220 mrs x0, fgdtp1_el12 +.*: d51d3240 msr fgdtp2_el12, x0 +.*: d53d3240 mrs x0, fgdtp2_el12 +.*: d51d3260 msr fgdtp3_el12, x0 +.*: d53d3260 mrs x0, fgdtp3_el12 +.*: d51d3280 msr fgdtp4_el12, x0 +.*: d53d3280 mrs x0, fgdtp4_el12 +.*: d51d32a0 msr fgdtp5_el12, x0 +.*: d53d32a0 mrs x0, fgdtp5_el12 +.*: d51d32c0 msr fgdtp6_el12, x0 +.*: d53d32c0 mrs x0, fgdtp6_el12 +.*: d51d32e0 msr fgdtp7_el12, x0 +.*: d53d32e0 mrs x0, fgdtp7_el12 +.*: d51d3300 msr fgdtp8_el12, x0 +.*: d53d3300 mrs x0, fgdtp8_el12 +.*: d51d3320 msr fgdtp9_el12, x0 +.*: d53d3320 mrs x0, fgdtp9_el12 +.*: d51d3340 msr fgdtp10_el12, x0 +.*: d53d3340 mrs x0, fgdtp10_el12 +.*: d51d3360 msr fgdtp11_el12, x0 +.*: d53d3360 mrs x0, fgdtp11_el12 +.*: d51d3380 msr fgdtp12_el12, x0 +.*: d53d3380 mrs x0, fgdtp12_el12 +.*: d51d33a0 msr fgdtp13_el12, x0 +.*: d53d33a0 mrs x0, fgdtp13_el12 +.*: d51d33c0 msr fgdtp14_el12, x0 +.*: d53d33c0 mrs x0, fgdtp14_el12 +.*: d51d33e0 msr fgdtp15_el12, x0 +.*: d53d33e0 mrs x0, fgdtp15_el12 +.*: d51c3200 msr fgdtp0_el2, x0 +.*: d53c3200 mrs x0, fgdtp0_el2 +.*: d51c3220 msr fgdtp1_el2, x0 +.*: d53c3220 mrs x0, fgdtp1_el2 +.*: d51c3240 msr fgdtp2_el2, x0 +.*: d53c3240 mrs x0, fgdtp2_el2 +.*: d51c3260 msr fgdtp3_el2, x0 +.*: d53c3260 mrs x0, fgdtp3_el2 +.*: d51c3280 msr fgdtp4_el2, x0 +.*: d53c3280 mrs x0, fgdtp4_el2 +.*: d51c32a0 msr fgdtp5_el2, x0 +.*: d53c32a0 mrs x0, fgdtp5_el2 +.*: d51c32c0 msr fgdtp6_el2, x0 +.*: d53c32c0 mrs x0, fgdtp6_el2 +.*: d51c32e0 msr fgdtp7_el2, x0 +.*: d53c32e0 mrs x0, fgdtp7_el2 +.*: d51c3300 msr fgdtp8_el2, x0 +.*: d53c3300 mrs x0, fgdtp8_el2 +.*: d51c3320 msr fgdtp9_el2, x0 +.*: d53c3320 mrs x0, fgdtp9_el2 +.*: d51c3340 msr fgdtp10_el2, x0 +.*: d53c3340 mrs x0, fgdtp10_el2 +.*: d51c3360 msr fgdtp11_el2, x0 +.*: d53c3360 mrs x0, fgdtp11_el2 +.*: d51c3380 msr fgdtp12_el2, x0 +.*: d53c3380 mrs x0, fgdtp12_el2 +.*: d51c33a0 msr fgdtp13_el2, x0 +.*: d53c33a0 mrs x0, fgdtp13_el2 +.*: d51c33c0 msr fgdtp14_el2, x0 +.*: d53c33c0 mrs x0, fgdtp14_el2 +.*: d51c33e0 msr fgdtp15_el2, x0 +.*: d53c33e0 mrs x0, fgdtp15_el2 +.*: d51e3200 msr fgdtp0_el3, x0 +.*: d53e3200 mrs x0, fgdtp0_el3 +.*: d51e3220 msr fgdtp1_el3, x0 +.*: d53e3220 mrs x0, fgdtp1_el3 +.*: d51e3240 msr fgdtp2_el3, x0 +.*: d53e3240 mrs x0, fgdtp2_el3 +.*: d51e3260 msr fgdtp3_el3, x0 +.*: d53e3260 mrs x0, fgdtp3_el3 +.*: d51e3280 msr fgdtp4_el3, x0 +.*: d53e3280 mrs x0, fgdtp4_el3 +.*: d51e32a0 msr fgdtp5_el3, x0 +.*: d53e32a0 mrs x0, fgdtp5_el3 +.*: d51e32c0 msr fgdtp6_el3, x0 +.*: d53e32c0 mrs x0, fgdtp6_el3 +.*: d51e32e0 msr fgdtp7_el3, x0 +.*: d53e32e0 mrs x0, fgdtp7_el3 +.*: d51e3300 msr fgdtp8_el3, x0 +.*: d53e3300 mrs x0, fgdtp8_el3 +.*: d51e3320 msr fgdtp9_el3, x0 +.*: d53e3320 mrs x0, fgdtp9_el3 +.*: d51e3340 msr fgdtp10_el3, x0 +.*: d53e3340 mrs x0, fgdtp10_el3 +.*: d51e3360 msr fgdtp11_el3, x0 +.*: d53e3360 mrs x0, fgdtp11_el3 +.*: d51e3380 msr fgdtp12_el3, x0 +.*: d53e3380 mrs x0, fgdtp12_el3 +.*: d51e33a0 msr fgdtp13_el3, x0 +.*: d53e33a0 mrs x0, fgdtp13_el3 +.*: d51e33c0 msr fgdtp14_el3, x0 +.*: d53e33c0 mrs x0, fgdtp14_el3 +.*: d51e33e0 msr fgdtp15_el3, x0 +.*: d53e33e0 mrs x0, fgdtp15_el3 +.*: d5183400 msr fgdtu0_el1, x0 +.*: d5383400 mrs x0, fgdtu0_el1 +.*: d5183420 msr fgdtu1_el1, x0 +.*: d5383420 mrs x0, fgdtu1_el1 +.*: d5183440 msr fgdtu2_el1, x0 +.*: d5383440 mrs x0, fgdtu2_el1 +.*: d5183460 msr fgdtu3_el1, x0 +.*: d5383460 mrs x0, fgdtu3_el1 +.*: d5183480 msr fgdtu4_el1, x0 +.*: d5383480 mrs x0, fgdtu4_el1 +.*: d51834a0 msr fgdtu5_el1, x0 +.*: d53834a0 mrs x0, fgdtu5_el1 +.*: d51834c0 msr fgdtu6_el1, x0 +.*: d53834c0 mrs x0, fgdtu6_el1 +.*: d51834e0 msr fgdtu7_el1, x0 +.*: d53834e0 mrs x0, fgdtu7_el1 +.*: d5183500 msr fgdtu8_el1, x0 +.*: d5383500 mrs x0, fgdtu8_el1 +.*: d5183520 msr fgdtu9_el1, x0 +.*: d5383520 mrs x0, fgdtu9_el1 +.*: d5183540 msr fgdtu10_el1, x0 +.*: d5383540 mrs x0, fgdtu10_el1 +.*: d5183560 msr fgdtu11_el1, x0 +.*: d5383560 mrs x0, fgdtu11_el1 +.*: d5183580 msr fgdtu12_el1, x0 +.*: d5383580 mrs x0, fgdtu12_el1 +.*: d51835a0 msr fgdtu13_el1, x0 +.*: d53835a0 mrs x0, fgdtu13_el1 +.*: d51835c0 msr fgdtu14_el1, x0 +.*: d53835c0 mrs x0, fgdtu14_el1 +.*: d51835e0 msr fgdtu15_el1, x0 +.*: d53835e0 mrs x0, fgdtu15_el1 +.*: d51d3400 msr fgdtu0_el12, x0 +.*: d53d3400 mrs x0, fgdtu0_el12 +.*: d51d3420 msr fgdtu1_el12, x0 +.*: d53d3420 mrs x0, fgdtu1_el12 +.*: d51d3440 msr fgdtu2_el12, x0 +.*: d53d3440 mrs x0, fgdtu2_el12 +.*: d51d3460 msr fgdtu3_el12, x0 +.*: d53d3460 mrs x0, fgdtu3_el12 +.*: d51d3480 msr fgdtu4_el12, x0 +.*: d53d3480 mrs x0, fgdtu4_el12 +.*: d51d34a0 msr fgdtu5_el12, x0 +.*: d53d34a0 mrs x0, fgdtu5_el12 +.*: d51d34c0 msr fgdtu6_el12, x0 +.*: d53d34c0 mrs x0, fgdtu6_el12 +.*: d51d34e0 msr fgdtu7_el12, x0 +.*: d53d34e0 mrs x0, fgdtu7_el12 +.*: d51d3500 msr fgdtu8_el12, x0 +.*: d53d3500 mrs x0, fgdtu8_el12 +.*: d51d3520 msr fgdtu9_el12, x0 +.*: d53d3520 mrs x0, fgdtu9_el12 +.*: d51d3540 msr fgdtu10_el12, x0 +.*: d53d3540 mrs x0, fgdtu10_el12 +.*: d51d3560 msr fgdtu11_el12, x0 +.*: d53d3560 mrs x0, fgdtu11_el12 +.*: d51d3580 msr fgdtu12_el12, x0 +.*: d53d3580 mrs x0, fgdtu12_el12 +.*: d51d35a0 msr fgdtu13_el12, x0 +.*: d53d35a0 mrs x0, fgdtu13_el12 +.*: d51d35c0 msr fgdtu14_el12, x0 +.*: d53d35c0 mrs x0, fgdtu14_el12 +.*: d51d35e0 msr fgdtu15_el12, x0 +.*: d53d35e0 mrs x0, fgdtu15_el12 +.*: d51c3400 msr fgdtu0_el2, x0 +.*: d53c3400 mrs x0, fgdtu0_el2 +.*: d51c3420 msr fgdtu1_el2, x0 +.*: d53c3420 mrs x0, fgdtu1_el2 +.*: d51c3440 msr fgdtu2_el2, x0 +.*: d53c3440 mrs x0, fgdtu2_el2 +.*: d51c3460 msr fgdtu3_el2, x0 +.*: d53c3460 mrs x0, fgdtu3_el2 +.*: d51c3480 msr fgdtu4_el2, x0 +.*: d53c3480 mrs x0, fgdtu4_el2 +.*: d51c34a0 msr fgdtu5_el2, x0 +.*: d53c34a0 mrs x0, fgdtu5_el2 +.*: d51c34c0 msr fgdtu6_el2, x0 +.*: d53c34c0 mrs x0, fgdtu6_el2 +.*: d51c34e0 msr fgdtu7_el2, x0 +.*: d53c34e0 mrs x0, fgdtu7_el2 +.*: d51c3500 msr fgdtu8_el2, x0 +.*: d53c3500 mrs x0, fgdtu8_el2 +.*: d51c3520 msr fgdtu9_el2, x0 +.*: d53c3520 mrs x0, fgdtu9_el2 +.*: d51c3540 msr fgdtu10_el2, x0 +.*: d53c3540 mrs x0, fgdtu10_el2 +.*: d51c3560 msr fgdtu11_el2, x0 +.*: d53c3560 mrs x0, fgdtu11_el2 +.*: d51c3580 msr fgdtu12_el2, x0 +.*: d53c3580 mrs x0, fgdtu12_el2 +.*: d51c35a0 msr fgdtu13_el2, x0 +.*: d53c35a0 mrs x0, fgdtu13_el2 +.*: d51c35c0 msr fgdtu14_el2, x0 +.*: d53c35c0 mrs x0, fgdtu14_el2 +.*: d51c35e0 msr fgdtu15_el2, x0 +.*: d53c35e0 mrs x0, fgdtu15_el2 +.*: d51820c0 msr dpotbr0_el1, x0 +.*: d53820c0 mrs x0, dpotbr0_el1 +.*: d51820e0 msr dpotbr1_el1, x0 +.*: d53820e0 mrs x0, dpotbr1_el1 +.*: d51d20c0 msr dpotbr0_el12, x0 +.*: d53d20c0 mrs x0, dpotbr0_el12 +.*: d51d20e0 msr dpotbr1_el12, x0 +.*: d53d20e0 mrs x0, dpotbr1_el12 +.*: d51c20c0 msr dpotbr0_el2, x0 +.*: d53c20c0 mrs x0, dpotbr0_el2 +.*: d51c20e0 msr dpotbr1_el2, x0 +.*: d53c20e0 mrs x0, dpotbr1_el2 +.*: d51e20c0 msr dpotbr0_el3, x0 +.*: d53e20c0 mrs x0, dpotbr0_el3 +.*: d51bd000 msr tpidr3_el0, x0 +.*: d53bd000 mrs x0, tpidr3_el0 +.*: d518d000 msr tpidr3_el1, x0 +.*: d538d000 mrs x0, tpidr3_el1 +.*: d51dd000 msr tpidr3_el12, x0 +.*: d53dd000 mrs x0, tpidr3_el12 +.*: d51cd000 msr tpidr3_el2, x0 +.*: d53cd000 mrs x0, tpidr3_el2 +.*: d51ed000 msr tpidr3_el3, x0 +.*: d53ed000 mrs x0, tpidr3_el3 +.*: d5182080 msr irtbru_el1, x0 +.*: d5382080 mrs x0, irtbru_el1 +.*: d51d2080 msr irtbru_el12, x0 +.*: d53d2080 mrs x0, irtbru_el12 +.*: d51c2080 msr irtbru_el2, x0 +.*: d53c2080 mrs x0, irtbru_el2 +.*: d51820a0 msr irtbrp_el1, x0 +.*: d53820a0 mrs x0, irtbrp_el1 +.*: d51d20a0 msr irtbrp_el12, x0 +.*: d53d20a0 mrs x0, irtbrp_el12 +.*: d51c20a0 msr irtbrp_el2, x0 +.*: d53c20a0 mrs x0, irtbrp_el2 +.*: d51e20a0 msr irtbrp_el3, x0 +.*: d53e20a0 mrs x0, irtbrp_el3 +.*: d51821e0 msr ldstt_el1, x0 +.*: d53821e0 mrs x0, ldstt_el1 +.*: d51d21e0 msr ldstt_el12, x0 +.*: d53d21e0 mrs x0, ldstt_el12 +.*: d51c21e0 msr ldstt_el2, x0 +.*: d53c21e0 mrs x0, ldstt_el2 +.*: d5184040 msr stindex_el1, x0 +.*: d5384040 mrs x0, stindex_el1 +.*: d51d4040 msr stindex_el12, x0 +.*: d53d4040 mrs x0, stindex_el12 +.*: d51c4040 msr stindex_el2, x0 +.*: d53c4040 mrs x0, stindex_el2 +.*: d51b4060 msr tindex_el0, x0 +.*: d53b4060 mrs x0, tindex_el0 +.*: d5184060 msr tindex_el1, x0 +.*: d5384060 mrs x0, tindex_el1 +.*: d51d4060 msr tindex_el12, x0 +.*: d53d4060 mrs x0, tindex_el12 +.*: d51c4060 msr tindex_el2, x0 +.*: d53c4060 mrs x0, tindex_el2 +.*: d51e4060 msr tindex_el3, x0 +.*: d53e4060 mrs x0, tindex_el3 +.*: d518a2c0 msr tttbru_el1, x0 +.*: d538a2c0 mrs x0, tttbru_el1 +.*: d51da2c0 msr tttbru_el12, x0 +.*: d53da2c0 mrs x0, tttbru_el12 +.*: d51ca2c0 msr tttbru_el2, x0 +.*: d53ca2c0 mrs x0, tttbru_el2 +.*: d518a2e0 msr tttbrp_el1, x0 +.*: d538a2e0 mrs x0, tttbrp_el1 +.*: d51da2e0 msr tttbrp_el12, x0 +.*: d53da2e0 mrs x0, tttbrp_el12 +.*: d51ca2e0 msr tttbrp_el2, x0 +.*: d53ca2e0 mrs x0, tttbrp_el2 +.*: d51ea2e0 msr tttbrp_el3, x0 +.*: d53ea2e0 mrs x0, tttbrp_el3 +.*: d51b4540 msr dpocr_el0, x0 +.*: d53b4540 mrs x0, dpocr_el0 +.*: d51c2220 msr vnccr_el2, x0 +.*: d53c2220 mrs x0, vnccr_el2 diff --git a/gas/testsuite/gas/aarch64/sysreg/poe2-sysreg-invalid-1.d b/gas/testsuite/gas/aarch64/sysreg/poe2-sysreg-invalid-1.d new file mode 100644 index 00000000000..a80269f9d73 --- /dev/null +++ b/gas/testsuite/gas/aarch64/sysreg/poe2-sysreg-invalid-1.d @@ -0,0 +1,4 @@ +#name: Invalid system registers without +poe2 flag and forced checking. +#source: poe2-sysreg-1.s +#as: -menable-sysreg-checking -I$srcdir/$subdir -march=armv8-a +#error_output: poe2-sysreg-invalid-1.l diff --git a/gas/testsuite/gas/aarch64/sysreg/poe2-sysreg-invalid-1.l b/gas/testsuite/gas/aarch64/sysreg/poe2-sysreg-invalid-1.l new file mode 100644 index 00000000000..c305eb519d0 --- /dev/null +++ b/gas/testsuite/gas/aarch64/sysreg/poe2-sysreg-invalid-1.l @@ -0,0 +1,4945 @@ +.*: Assembler messages: +.*: Error: selected processor does not support system register name 'afgdtp0_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp0_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp1_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp1_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp2_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp2_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp3_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp3_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp4_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp4_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp5_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp5_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp6_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp6_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp7_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp7_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp8_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp8_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp9_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp9_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp10_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp10_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp11_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp11_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp12_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp12_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp13_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp13_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp14_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp14_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp15_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp15_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp0_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp0_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp1_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp1_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp2_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp2_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp3_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp3_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp4_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp4_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp5_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp5_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp6_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp6_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp7_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp7_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp8_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp8_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp9_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp9_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp10_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp10_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp11_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp11_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp12_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp12_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp13_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp13_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp14_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp14_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp15_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp15_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp0_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp0_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp1_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp1_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp2_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp2_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp3_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp3_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp4_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp4_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp5_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp5_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp6_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp6_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp7_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp7_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp8_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp8_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp9_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp9_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp10_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp10_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp11_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp11_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp12_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp12_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp13_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp13_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp14_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp14_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp15_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp15_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp0_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp0_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp1_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp1_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp2_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp2_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp3_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp3_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp4_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp4_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp5_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp5_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp6_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp6_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp7_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp7_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp8_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp8_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp9_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp9_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp10_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp10_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp11_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp11_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp12_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp12_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp13_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp13_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp14_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp14_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp15_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtp15_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu0_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu0_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu1_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu1_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu2_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu2_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu3_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu3_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu4_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu4_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu5_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu5_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu6_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu6_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu7_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu7_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu8_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu8_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu9_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu9_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu10_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu10_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu11_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu11_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu12_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu12_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu13_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu13_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu14_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu14_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu15_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu15_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu0_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu0_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu1_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu1_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu2_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu2_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu3_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu3_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu4_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu4_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu5_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu5_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu6_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu6_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu7_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu7_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu8_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu8_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu9_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu9_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu10_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu10_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu11_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu11_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu12_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu12_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu13_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu13_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu14_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu14_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu15_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu15_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu0_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu0_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu1_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu1_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu2_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu2_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu3_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu3_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu4_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu4_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu5_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu5_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu6_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu6_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu7_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu7_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu8_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu8_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu9_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu9_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu10_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu10_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu11_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu11_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu12_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu12_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu13_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu13_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu14_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu14_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu15_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'afgdtu15_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp0_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp0_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp1_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp1_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp2_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp2_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp3_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp3_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp4_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp4_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp5_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp5_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp6_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp6_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp7_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp7_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp8_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp8_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp9_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp9_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp10_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp10_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp11_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp11_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp12_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp12_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp13_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp13_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp14_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp14_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp15_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp15_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp0_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp0_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp1_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp1_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp2_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp2_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp3_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp3_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp4_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp4_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp5_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp5_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp6_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp6_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp7_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp7_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp8_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp8_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp9_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp9_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp10_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp10_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp11_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp11_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp12_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp12_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp13_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp13_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp14_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp14_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp15_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp15_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp0_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp0_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp1_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp1_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp2_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp2_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp3_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp3_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp4_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp4_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp5_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp5_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp6_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp6_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp7_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp7_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp8_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp8_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp9_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp9_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp10_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp10_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp11_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp11_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp12_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp12_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp13_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp13_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp14_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp14_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp15_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp15_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp0_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp0_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp1_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp1_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp2_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp2_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp3_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp3_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp4_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp4_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp5_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp5_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp6_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp6_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp7_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp7_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp8_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp8_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp9_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp9_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp10_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp10_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp11_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp11_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp12_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp12_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp13_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp13_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp14_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp14_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp15_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtp15_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu0_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu0_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu1_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu1_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu2_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu2_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu3_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu3_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu4_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu4_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu5_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu5_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu6_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu6_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu7_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu7_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu8_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu8_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu9_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu9_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu10_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu10_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu11_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu11_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu12_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu12_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu13_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu13_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu14_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu14_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu15_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu15_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu0_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu0_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu1_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu1_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu2_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu2_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu3_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu3_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu4_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu4_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu5_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu5_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu6_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu6_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu7_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu7_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu8_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu8_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu9_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu9_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu10_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu10_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu11_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu11_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu12_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu12_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu13_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu13_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu14_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu14_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu15_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu15_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu0_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu0_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu1_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu1_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu2_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu2_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu3_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu3_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu4_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu4_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu5_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu5_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu6_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu6_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu7_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu7_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu8_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu8_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu9_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu9_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu10_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu10_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu11_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu11_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu12_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu12_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu13_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu13_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu14_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu14_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu15_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'fgdtu15_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'dpotbr0_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'dpotbr0_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'dpotbr1_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'dpotbr1_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'dpotbr0_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'dpotbr0_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'dpotbr1_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'dpotbr1_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'dpotbr0_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'dpotbr0_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'dpotbr1_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'dpotbr1_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'dpotbr0_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'dpotbr0_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tpidr3_el0' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tpidr3_el0' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tpidr3_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tpidr3_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tpidr3_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tpidr3_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tpidr3_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tpidr3_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tpidr3_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tpidr3_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'irtbru_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'irtbru_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'irtbru_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'irtbru_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'irtbru_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'irtbru_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'irtbrp_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'irtbrp_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'irtbrp_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'irtbrp_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'irtbrp_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'irtbrp_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'irtbrp_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'irtbrp_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'ldstt_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'ldstt_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'ldstt_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'ldstt_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'ldstt_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'ldstt_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'stindex_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'stindex_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'stindex_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'stindex_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'stindex_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'stindex_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tindex_el0' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tindex_el0' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tindex_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tindex_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tindex_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tindex_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tindex_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tindex_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tindex_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tindex_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tttbru_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tttbru_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tttbru_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tttbru_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tttbru_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tttbru_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tttbrp_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tttbrp_el1' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tttbrp_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tttbrp_el12' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tttbrp_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tttbrp_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tttbrp_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'tttbrp_el3' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'dpocr_el0' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'dpocr_el0' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'vnccr_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here +.*: Error: selected processor does not support system register name 'vnccr_el2' +.*: Info: macro invoked from here +.*: Info: macro invoked from here diff --git a/opcodes/aarch64-sys-regs.def b/opcodes/aarch64-sys-regs.def index 17c1c9d0c01..e1c2a624aca 100644 --- a/opcodes/aarch64-sys-regs.def +++ b/opcodes/aarch64-sys-regs.def @@ -45,6 +45,118 @@ SYSREG ("actlrmask_el1", CPENC (3,0,1,4,1), 0, AARCH64_FEATURE (V9_5A)) /* SRMASK */ SYSREG ("actlrmask_el12", CPENC (3,5,1,4,1), 0, AARCH64_FEATURE (V9_5A)) /* SRMASK */ SYSREG ("actlrmask_el2", CPENC (3,4,1,4,1), 0, AARCH64_FEATURE (V9_5A)) /* SRMASK */ + SYSREG ("afgdtp0_el1", CPENC (3,0,3,6,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp1_el1", CPENC (3,0,3,6,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp2_el1", CPENC (3,0,3,6,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp3_el1", CPENC (3,0,3,6,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp4_el1", CPENC (3,0,3,6,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp5_el1", CPENC (3,0,3,6,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp6_el1", CPENC (3,0,3,6,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp7_el1", CPENC (3,0,3,6,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp8_el1", CPENC (3,0,3,7,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp9_el1", CPENC (3,0,3,7,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp10_el1", CPENC (3,0,3,7,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp11_el1", CPENC (3,0,3,7,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp12_el1", CPENC (3,0,3,7,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp13_el1", CPENC (3,0,3,7,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp14_el1", CPENC (3,0,3,7,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp15_el1", CPENC (3,0,3,7,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp0_el2", CPENC (3,4,3,6,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp1_el2", CPENC (3,4,3,6,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp2_el2", CPENC (3,4,3,6,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp3_el2", CPENC (3,4,3,6,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp4_el2", CPENC (3,4,3,6,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp5_el2", CPENC (3,4,3,6,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp6_el2", CPENC (3,4,3,6,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp7_el2", CPENC (3,4,3,6,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp8_el2", CPENC (3,4,3,7,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp9_el2", CPENC (3,4,3,7,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp10_el2", CPENC (3,4,3,7,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp11_el2", CPENC (3,4,3,7,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp12_el2", CPENC (3,4,3,7,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp13_el2", CPENC (3,4,3,7,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp14_el2", CPENC (3,4,3,7,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp15_el2", CPENC (3,4,3,7,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp0_el12", CPENC (3,5,3,6,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp1_el12", CPENC (3,5,3,6,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp2_el12", CPENC (3,5,3,6,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp3_el12", CPENC (3,5,3,6,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp4_el12", CPENC (3,5,3,6,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp5_el12", CPENC (3,5,3,6,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp6_el12", CPENC (3,5,3,6,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp7_el12", CPENC (3,5,3,6,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp8_el12", CPENC (3,5,3,7,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp9_el12", CPENC (3,5,3,7,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp10_el12", CPENC (3,5,3,7,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp11_el12", CPENC (3,5,3,7,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp12_el12", CPENC (3,5,3,7,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp13_el12", CPENC (3,5,3,7,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp14_el12", CPENC (3,5,3,7,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp15_el12", CPENC (3,5,3,7,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp0_el3", CPENC (3,6,3,6,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp1_el3", CPENC (3,6,3,6,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp2_el3", CPENC (3,6,3,6,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp3_el3", CPENC (3,6,3,6,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp4_el3", CPENC (3,6,3,6,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp5_el3", CPENC (3,6,3,6,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp6_el3", CPENC (3,6,3,6,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp7_el3", CPENC (3,6,3,6,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp8_el3", CPENC (3,6,3,7,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp9_el3", CPENC (3,6,3,7,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp10_el3", CPENC (3,6,3,7,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp11_el3", CPENC (3,6,3,7,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp12_el3", CPENC (3,6,3,7,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp13_el3", CPENC (3,6,3,7,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp14_el3", CPENC (3,6,3,7,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtp15_el3", CPENC (3,6,3,7,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu0_el1", CPENC (3,0,3,8,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu1_el1", CPENC (3,0,3,8,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu2_el1", CPENC (3,0,3,8,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu3_el1", CPENC (3,0,3,8,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu4_el1", CPENC (3,0,3,8,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu5_el1", CPENC (3,0,3,8,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu6_el1", CPENC (3,0,3,8,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu7_el1", CPENC (3,0,3,8,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu8_el1", CPENC (3,0,3,9,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu9_el1", CPENC (3,0,3,9,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu10_el1", CPENC (3,0,3,9,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu11_el1", CPENC (3,0,3,9,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu12_el1", CPENC (3,0,3,9,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu13_el1", CPENC (3,0,3,9,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu14_el1", CPENC (3,0,3,9,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu15_el1", CPENC (3,0,3,9,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu0_el2", CPENC (3,4,3,8,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu1_el2", CPENC (3,4,3,8,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu2_el2", CPENC (3,4,3,8,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu3_el2", CPENC (3,4,3,8,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu4_el2", CPENC (3,4,3,8,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu5_el2", CPENC (3,4,3,8,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu6_el2", CPENC (3,4,3,8,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu7_el2", CPENC (3,4,3,8,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu8_el2", CPENC (3,4,3,9,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu9_el2", CPENC (3,4,3,9,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu10_el2", CPENC (3,4,3,9,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu11_el2", CPENC (3,4,3,9,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu12_el2", CPENC (3,4,3,9,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu13_el2", CPENC (3,4,3,9,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu14_el2", CPENC (3,4,3,9,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu15_el2", CPENC (3,4,3,9,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu0_el12", CPENC (3,5,3,8,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu1_el12", CPENC (3,5,3,8,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu2_el12", CPENC (3,5,3,8,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu3_el12", CPENC (3,5,3,8,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu4_el12", CPENC (3,5,3,8,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu5_el12", CPENC (3,5,3,8,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu6_el12", CPENC (3,5,3,8,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu7_el12", CPENC (3,5,3,8,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu8_el12", CPENC (3,5,3,9,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu9_el12", CPENC (3,5,3,9,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu10_el12", CPENC (3,5,3,9,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu11_el12", CPENC (3,5,3,9,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu12_el12", CPENC (3,5,3,9,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu13_el12", CPENC (3,5,3,9,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu14_el12", CPENC (3,5,3,9,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("afgdtu15_el12", CPENC (3,5,3,9,7), 0, AARCH64_FEATURE (S1POE2)) SYSREG ("afsr0_el1", CPENC (3,0,5,1,0), 0, AARCH64_NO_FEATURES) SYSREG ("afsr0_el12", CPENC (3,5,5,1,0), 0, AARCH64_NO_FEATURES) SYSREG ("afsr0_el2", CPENC (3,4,5,1,0), 0, AARCH64_NO_FEATURES) @@ -391,6 +503,14 @@ SYSREG ("disr_el1", CPENC (3,0,12,1,1), 0, AARCH64_FEATURE (RAS)) SYSREG ("dit", CPENC (3,3,4,2,5), 0, AARCH64_FEATURE (V8_3A)) /* DIT */ SYSREG ("dlr_el0", CPENC (3,3,4,5,1), 0, AARCH64_NO_FEATURES) + SYSREG ("dpocr_el0", CPENC (3,3,4,5,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("dpotbr0_el1", CPENC (3,0,2,0,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("dpotbr0_el12", CPENC (3,5,2,0,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("dpotbr1_el1", CPENC (3,0,2,0,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("dpotbr1_el12", CPENC (3,5,2,0,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("dpotbr0_el2", CPENC (3,4,2,0,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("dpotbr1_el2", CPENC (3,4,2,0,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("dpotbr0_el3", CPENC (3,6,2,0,6), 0, AARCH64_FEATURE (S1POE2)) SYSREG ("dspsr_el0", CPENC (3,3,4,5,0), 0, AARCH64_NO_FEATURES) SYSREG ("elr_el1", CPENC (3,0,4,0,1), 0, AARCH64_NO_FEATURES) SYSREG ("elr_el12", CPENC (3,5,4,0,1), 0, AARCH64_NO_FEATURES) @@ -418,6 +538,118 @@ SYSREG ("far_el12", CPENC (3,5,6,0,0), 0, AARCH64_NO_FEATURES) SYSREG ("far_el2", CPENC (3,4,6,0,0), 0, AARCH64_NO_FEATURES) SYSREG ("far_el3", CPENC (3,6,6,0,0), 0, AARCH64_NO_FEATURES) + SYSREG ("fgdtp0_el1", CPENC (3,0,3,2,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp1_el1", CPENC (3,0,3,2,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp2_el1", CPENC (3,0,3,2,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp3_el1", CPENC (3,0,3,2,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp4_el1", CPENC (3,0,3,2,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp5_el1", CPENC (3,0,3,2,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp6_el1", CPENC (3,0,3,2,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp7_el1", CPENC (3,0,3,2,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp8_el1", CPENC (3,0,3,3,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp9_el1", CPENC (3,0,3,3,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp10_el1", CPENC (3,0,3,3,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp11_el1", CPENC (3,0,3,3,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp12_el1", CPENC (3,0,3,3,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp13_el1", CPENC (3,0,3,3,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp14_el1", CPENC (3,0,3,3,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp15_el1", CPENC (3,0,3,3,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu0_el1", CPENC (3,0,3,4,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu1_el1", CPENC (3,0,3,4,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu2_el1", CPENC (3,0,3,4,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu3_el1", CPENC (3,0,3,4,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu4_el1", CPENC (3,0,3,4,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu5_el1", CPENC (3,0,3,4,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu6_el1", CPENC (3,0,3,4,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu7_el1", CPENC (3,0,3,4,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu8_el1", CPENC (3,0,3,5,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu9_el1", CPENC (3,0,3,5,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu10_el1", CPENC (3,0,3,5,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu11_el1", CPENC (3,0,3,5,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu12_el1", CPENC (3,0,3,5,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu13_el1", CPENC (3,0,3,5,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu14_el1", CPENC (3,0,3,5,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu15_el1", CPENC (3,0,3,5,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp0_el2", CPENC (3,4,3,2,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp1_el2", CPENC (3,4,3,2,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp2_el2", CPENC (3,4,3,2,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp3_el2", CPENC (3,4,3,2,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp4_el2", CPENC (3,4,3,2,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp5_el2", CPENC (3,4,3,2,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp6_el2", CPENC (3,4,3,2,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp7_el2", CPENC (3,4,3,2,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp8_el2", CPENC (3,4,3,3,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp9_el2", CPENC (3,4,3,3,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp10_el2", CPENC (3,4,3,3,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp11_el2", CPENC (3,4,3,3,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp12_el2", CPENC (3,4,3,3,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp13_el2", CPENC (3,4,3,3,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp14_el2", CPENC (3,4,3,3,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp15_el2", CPENC (3,4,3,3,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu0_el2", CPENC (3,4,3,4,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu1_el2", CPENC (3,4,3,4,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu2_el2", CPENC (3,4,3,4,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu3_el2", CPENC (3,4,3,4,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu4_el2", CPENC (3,4,3,4,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu5_el2", CPENC (3,4,3,4,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu6_el2", CPENC (3,4,3,4,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu7_el2", CPENC (3,4,3,4,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu8_el2", CPENC (3,4,3,5,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu9_el2", CPENC (3,4,3,5,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu10_el2", CPENC (3,4,3,5,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu11_el2", CPENC (3,4,3,5,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu12_el2", CPENC (3,4,3,5,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu13_el2", CPENC (3,4,3,5,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu14_el2", CPENC (3,4,3,5,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu15_el2", CPENC (3,4,3,5,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp0_el12", CPENC (3,5,3,2,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp1_el12", CPENC (3,5,3,2,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp2_el12", CPENC (3,5,3,2,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp3_el12", CPENC (3,5,3,2,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp4_el12", CPENC (3,5,3,2,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp5_el12", CPENC (3,5,3,2,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp6_el12", CPENC (3,5,3,2,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp7_el12", CPENC (3,5,3,2,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp8_el12", CPENC (3,5,3,3,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp9_el12", CPENC (3,5,3,3,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp10_el12", CPENC (3,5,3,3,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp11_el12", CPENC (3,5,3,3,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp12_el12", CPENC (3,5,3,3,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp13_el12", CPENC (3,5,3,3,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp14_el12", CPENC (3,5,3,3,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp15_el12", CPENC (3,5,3,3,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu0_el12", CPENC (3,5,3,4,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu1_el12", CPENC (3,5,3,4,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu2_el12", CPENC (3,5,3,4,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu3_el12", CPENC (3,5,3,4,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu4_el12", CPENC (3,5,3,4,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu5_el12", CPENC (3,5,3,4,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu6_el12", CPENC (3,5,3,4,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu7_el12", CPENC (3,5,3,4,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu8_el12", CPENC (3,5,3,5,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu9_el12", CPENC (3,5,3,5,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu10_el12", CPENC (3,5,3,5,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu11_el12", CPENC (3,5,3,5,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu12_el12", CPENC (3,5,3,5,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu13_el12", CPENC (3,5,3,5,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu14_el12", CPENC (3,5,3,5,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtu15_el12", CPENC (3,5,3,5,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp0_el3", CPENC (3,6,3,2,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp1_el3", CPENC (3,6,3,2,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp2_el3", CPENC (3,6,3,2,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp3_el3", CPENC (3,6,3,2,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp4_el3", CPENC (3,6,3,2,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp5_el3", CPENC (3,6,3,2,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp6_el3", CPENC (3,6,3,2,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp7_el3", CPENC (3,6,3,2,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp8_el3", CPENC (3,6,3,3,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp9_el3", CPENC (3,6,3,3,1), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp10_el3", CPENC (3,6,3,3,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp11_el3", CPENC (3,6,3,3,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp12_el3", CPENC (3,6,3,3,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp13_el3", CPENC (3,6,3,3,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp14_el3", CPENC (3,6,3,3,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("fgdtp15_el3", CPENC (3,6,3,3,7), 0, AARCH64_FEATURE (S1POE2)) SYSREG ("fgwte3_el3", CPENC (3,6,1,1,5), 0, AARCH64_FEATURE (V9_4A)) /* FGWTE3 */ SYSREG ("fpcr", CPENC (3,3,4,4,0), 0, AARCH64_NO_FEATURES) SYSREG ("fpexc32_el2", CPENC (3,4,5,3,0), 0, AARCH64_NO_FEATURES) @@ -635,7 +867,17 @@ SYSREG ("id_pfr1_el1", CPENC (3,0,0,1,1), F_REG_READ, AARCH64_NO_FEATURES) SYSREG ("id_pfr2_el1", CPENC (3,0,0,3,4), F_REG_READ, AARCH64_NO_FEATURES) SYSREG ("ifsr32_el2", CPENC (3,4,5,0,1), 0, AARCH64_NO_FEATURES) + SYSREG ("irtbru_el1", CPENC (3,0,2,0,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("irtbru_el12", CPENC (3,5,2,0,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("irtbrp_el1", CPENC (3,0,2,0,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("irtbrp_el12", CPENC (3,5,2,0,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("irtbru_el2", CPENC (3,4,2,0,4), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("irtbrp_el2", CPENC (3,4,2,0,5), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("irtbrp_el3", CPENC (3,6,2,0,5), 0, AARCH64_FEATURE (S1POE2)) SYSREG ("isr_el1", CPENC (3,0,12,1,0), F_REG_READ, AARCH64_NO_FEATURES) + SYSREG ("ldstt_el1", CPENC (3,0,2,1,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("ldstt_el12", CPENC (3,5,2,1,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("ldstt_el2", CPENC (3,4,2,1,7), 0, AARCH64_FEATURE (S1POE2)) SYSREG ("lorc_el1", CPENC (3,0,10,4,3), 0, AARCH64_FEATURE (LOR)) SYSREG ("lorea_el1", CPENC (3,0,10,4,1), 0, AARCH64_FEATURE (LOR)) SYSREG ("lorid_el1", CPENC (3,0,10,4,7), F_REG_READ, AARCH64_FEATURE (LOR)) @@ -1072,6 +1314,9 @@ SYSREG ("spsr_svc", CPENC (3,0,4,0,0), F_DEPRECATED, AARCH64_NO_FEATURES) SYSREG ("spsr_und", CPENC (3,4,4,3,2), 0, AARCH64_NO_FEATURES) SYSREG ("ssbs", CPENC (3,3,4,2,6), 0, AARCH64_FEATURE (SSBS)) + SYSREG ("stindex_el1", CPENC (3,0,4,0,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("stindex_el2", CPENC (3,4,4,0,2), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("stindex_el12", CPENC (3,5,4,0,2), 0, AARCH64_FEATURE (S1POE2)) SYSREG ("svcr", CPENC (3,3,4,2,2), 0, AARCH64_FEATURE (SME)) SYSREG ("tco", CPENC (3,3,4,2,7), 0, AARCH64_FEATURE (MEMTAG)) SYSREG ("tcr_el1", CPENC (3,0,2,0,2), 0, AARCH64_NO_FEATURES) @@ -1094,7 +1339,17 @@ SYSREG ("tfsr_el2", CPENC (3,4,5,6,0), 0, AARCH64_FEATURE (MEMTAG)) SYSREG ("tfsr_el3", CPENC (3,6,5,6,0), 0, AARCH64_FEATURE (MEMTAG)) SYSREG ("tfsre0_el1", CPENC (3,0,5,6,1), 0, AARCH64_FEATURE (MEMTAG)) + SYSREG ("tindex_el1", CPENC (3,0,4,0,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("tindex_el0", CPENC (3,3,4,0,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("tindex_el2", CPENC (3,4,4,0,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("tindex_el12", CPENC (3,5,4,0,3), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("tindex_el3", CPENC (3,6,4,0,3), 0, AARCH64_FEATURE (S1POE2)) SYSREG ("tpidr2_el0", CPENC (3,3,13,0,5), 0, AARCH64_FEATURE (SME)) + SYSREG ("tpidr3_el0", CPENC (3,3,13,0,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("tpidr3_el1", CPENC (3,0,13,0,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("tpidr3_el12", CPENC (3,5,13,0,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("tpidr3_el2", CPENC (3,4,13,0,0), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("tpidr3_el3", CPENC (3,6,13,0,0), 0, AARCH64_FEATURE (S1POE2)) SYSREG ("tpidr_el0", CPENC (3,3,13,0,2), 0, AARCH64_NO_FEATURES) SYSREG ("tpidr_el1", CPENC (3,0,13,0,4), 0, AARCH64_NO_FEATURES) SYSREG ("tpidr_el2", CPENC (3,4,13,0,2), 0, AARCH64_NO_FEATURES) @@ -1340,6 +1595,13 @@ SYSREG ("ttbr1_el1", CPENC (3,0,2,0,1), F_REG_128, AARCH64_NO_FEATURES) SYSREG ("ttbr1_el12", CPENC (3,5,2,0,1), F_REG_128, AARCH64_NO_FEATURES) SYSREG ("ttbr1_el2", CPENC (3,4,2,0,1), F_REG_128, AARCH64_FEATURE (V8A)) + SYSREG ("tttbru_el1", CPENC (3,0,10,2,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("tttbru_el12", CPENC (3,5,10,2,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("tttbrp_el1", CPENC (3,0,10,2,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("tttbrp_el12", CPENC (3,5,10,2,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("tttbru_el2", CPENC (3,4,10,2,6), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("tttbrp_el2", CPENC (3,4,10,2,7), 0, AARCH64_FEATURE (S1POE2)) + SYSREG ("tttbrp_el3", CPENC (3,6,10,2,7), 0, AARCH64_FEATURE (S1POE2)) SYSREG ("uao", CPENC (3,0,4,2,4), 0, AARCH64_FEATURE (V8_1A)) /* UAO */ SYSREG ("vbar_el1", CPENC (3,0,12,0,0), 0, AARCH64_NO_FEATURES) SYSREG ("vbar_el12", CPENC (3,5,12,0,0), 0, AARCH64_NO_FEATURES) @@ -1350,6 +1612,7 @@ SYSREG ("vmecid_a_el2", CPENC (3,4,10,9,1), 0, AARCH64_FEATURE (V9_2A)) /* MEC */ SYSREG ("vmecid_p_el2", CPENC (3,4,10,9,0), 0, AARCH64_FEATURE (V9_2A)) /* MEC */ SYSREG ("vmpidr_el2", CPENC (3,4,0,0,5), 0, AARCH64_NO_FEATURES) + SYSREG ("vnccr_el2", CPENC (3,4,2,2,1), 0, AARCH64_FEATURE (S1POE2)) SYSREG ("vncr_el2", CPENC (3,4,2,2,0), 0, AARCH64_FEATURE (V8_3A)) /* NV2 */ SYSREG ("vpidr_el2", CPENC (3,4,0,0,0), 0, AARCH64_NO_FEATURES) SYSREG ("vsctlr_el2", CPENC (3,4,2,0,0), 0, AARCH64_FEATURE (V8R)) From patchwork Thu Dec 4 12:42:35 2025 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Srinath Parvathaneni X-Patchwork-Id: 125894 Return-Path: X-Original-To: patchwork@sourceware.org Delivered-To: patchwork@sourceware.org Received: from vm01.sourceware.org (localhost [IPv6:::1]) by sourceware.org (Postfix) with ESMTP id 5189E4BC89BC for ; Thu, 4 Dec 2025 12:47:51 +0000 (GMT) DKIM-Filter: OpenDKIM Filter v2.11.0 sourceware.org 5189E4BC89BC Authentication-Results: sourceware.org; dkim=pass (1024-bit key, unprotected) header.d=arm.com header.i=@arm.com header.a=rsa-sha256 header.s=selector1 header.b=OmR3qbfZ; dkim=pass (1024-bit key) header.d=arm.com header.i=@arm.com header.a=rsa-sha256 header.s=selector1 header.b=OmR3qbfZ X-Original-To: binutils@sourceware.org Delivered-To: binutils@sourceware.org Received: from DB3PR0202CU003.outbound.protection.outlook.com (mail-northeuropeazon11010041.outbound.protection.outlook.com [52.101.84.41]) by sourceware.org (Postfix) with ESMTPS id 5319C4BC894F for ; Thu, 4 Dec 2025 12:44:10 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.2 sourceware.org 5319C4BC894F Authentication-Results: sourceware.org; dmarc=pass (p=none dis=none) header.from=arm.com Authentication-Results: sourceware.org; spf=pass smtp.mailfrom=arm.com ARC-Filter: OpenARC Filter v1.0.0 sourceware.org 5319C4BC894F Authentication-Results: server2.sourceware.org; arc=pass smtp.remote-ip=52.101.84.41 ARC-Seal: i=3; a=rsa-sha256; d=sourceware.org; s=key; t=1764852250; cv=pass; b=XVZZL1T4uE0gSTOK/Y21O1Tg1zzoZKHzcGUvC1W+xzVg/iw1+QriBR/ncUISEvKucxfluxr3PYOH6tRycfkU5epEVjpbEhyu1Oc/uajtY4o+SQEq9+OEGyERtG8Ie6EWOeejMqe3DLIxODt4Yur+5lqigAdPwdlrbSfuZv/ghTM= ARC-Message-Signature: i=3; a=rsa-sha256; d=sourceware.org; s=key; t=1764852250; c=relaxed/simple; bh=TMbdpLYggrHd55XlIElHgk5scQq2oTZcc+uMsPy2llw=; h=DKIM-Signature:DKIM-Signature:From:To:Subject:Date:Message-ID: MIME-Version; b=FD+ivko8WGCtdIITXjHP4RRROAJfGe06R8q8hv8d/mvdghVJ4j9eWESYUcxmZkG7Kcts0W+KndERo4Kc0TWJR9QESKUNWGgOMIc0g2AwFVHnIanj+IzJQ0+V3uv2cDjjhxGlYJdrzlPQT6gQkXpjlVwUlHgPQDgzrgkBH15IywY= ARC-Authentication-Results: i=3; server2.sourceware.org DKIM-Filter: OpenDKIM Filter v2.11.0 sourceware.org 5319C4BC894F ARC-Seal: i=2; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=pass; b=LNknYM789GQHt7D/VMXwY1Mvpnrn4753yROTS7VbP1cj2+ISwNLDeeChom3iI8Wf/BwwT6yzwx7xBKT65DFekMmEd/X3Moi+w6tBA2zty53UpPbhyWyxOwFp9/9asK09lMuAQScvsYf+N5wAA/5CBe7VelpwuN9DeKfica2POU0iFgnXZkszPzbuzWcWZkjtbUvz8Kz1Am9AEqgcPy9ycz5gw1SsidNpy2bMb9ymXo1arY4HgXP9RaIltRRPhoXM3NvsDqIVSsVzCbIdjuE9leEJ0tFXqlZBoHbEOcw9mPaSrkcYINKwWn0WqMhHoYsNQYuxXlXLYLIWQqsEsLBY3A== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=8n1e7K3ruqd9HGXlufViZq5F/b94YdQt+swaASWzc9E=; b=jn6nrjcKcVHx6vp+20jgThgw64vNxtHlxXSm48vh3WXpzwBu4Y32Rgvzu33mcnMfUlBTOl6Y71lLp9WtmjVfljHT3k38iSV5LNF19f6fOQU5nHX126sibq4oKg4n/fGkXsI0Mg8cAo3+J+54QHcQHvJfE3zWKpY7jPY/lhggXSUQ+8V22JqVpQU5wpyE0Dd85Zn79tTSV15m8/QnOqORftmdJwpsZx6hukiK7u6icPiPswxpjc0YNYEDafiinE2wjVj/T7vG93IYo4dsSXJcZE28y8fnIgs/VVZqHkBfOI8iWNB2Zr2SQWh3AbzQW2qriP8JC9BGLKsCrTq3Nx0SFw== ARC-Authentication-Results: i=2; mx.microsoft.com 1; spf=pass (sender ip is 4.158.2.129) smtp.rcpttodomain=sourceware.org smtp.mailfrom=arm.com; dmarc=pass (p=none sp=none pct=100) action=none header.from=arm.com; dkim=pass (signature was verified) header.d=arm.com; arc=pass (0 oda=1 ltdi=1 spf=[1,1,smtp.mailfrom=arm.com] dmarc=[1,1,header.from=arm.com]) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=arm.com; s=selector1; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=8n1e7K3ruqd9HGXlufViZq5F/b94YdQt+swaASWzc9E=; b=OmR3qbfZnZG89dEcWuiYHrHMkT5H1sCnll7l5mFcsZ60dV0S/m+Nkx3IGb3YnYZAHZQSUL08pC7vBiENQz9BCu2LcnwIZJyXtgeM+s6yfzKPMCtB4cwzk4+3NHpJM7Yrwo9jQ/F7kzwTMPaqbbmyfoPZp63yRp+7GTJHmqqNpyk= Received: from CWLP265CA0328.GBRP265.PROD.OUTLOOK.COM (2603:10a6:401:57::28) by VI0PR08MB10845.eurprd08.prod.outlook.com (2603:10a6:800:211::12) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.9388.9; Thu, 4 Dec 2025 12:44:00 +0000 Received: from AMS0EPF000001AF.eurprd05.prod.outlook.com (2603:10a6:401:57:cafe::f6) by CWLP265CA0328.outlook.office365.com (2603:10a6:401:57::28) with Microsoft SMTP Server (version=TLS1_3, cipher=TLS_AES_256_GCM_SHA384) id 15.20.9388.9 via Frontend Transport; Thu, 4 Dec 2025 12:44:00 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 4.158.2.129) smtp.mailfrom=arm.com; dkim=pass (signature was verified) header.d=arm.com;dmarc=pass action=none header.from=arm.com; Received-SPF: Pass (protection.outlook.com: domain of arm.com designates 4.158.2.129 as permitted sender) receiver=protection.outlook.com; client-ip=4.158.2.129; helo=outbound-uk1.az.dlp.m.darktrace.com; pr=C Received: from outbound-uk1.az.dlp.m.darktrace.com (4.158.2.129) by AMS0EPF000001AF.mail.protection.outlook.com (10.167.16.155) with Microsoft SMTP Server (version=TLS1_3, cipher=TLS_AES_256_GCM_SHA384) id 15.20.9388.8 via Frontend Transport; Thu, 4 Dec 2025 12:44:00 +0000 ARC-Seal: i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none; b=d+W1bxTMExmZggiAKygOWvBp5hcIFIK7m0pPYiwWtEOEbGAV7R+p/udHf8XSfMbHJB7V47EWtRV3uHRCmoftcQy/w8DgjalKPRM+Rkh3aZcveJ+oAjoxZiYvUHDTBW9kJeQq/m0+RK7wRgyB8+e4fagQfoR/E1U9UHL9G+Lhub6nGhNMENvff0IZhYygK8WRdn3WLg6IgU9C/uR/pgtZkOtQYdN5noWNco+PZ0A/V75Sk08p+ZpfflIi/QDsTiMBWfS4e2jBQgrep9nLVxn5k+Zuz+S3+UtaLS+GmXoNmd0TALgdyH8wU81g+HugwP60HI4hL/2TWnC6EynENl4O8Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=8n1e7K3ruqd9HGXlufViZq5F/b94YdQt+swaASWzc9E=; b=Vno4Eybnc+S/F3+w2MOSig+HHkqAPWdVEBlAggVJY36MS09k+NKIGhNxV9CWmEFg18xpuW8cv2mxWcIcHpKwlDRO4U4L5FBYlYEJSXfIOaS8WcDY+un4yVsPBwnnsKAUvTdiiTwxVFDuo7puE0TMWufJpS0Cp/5PsVVhb7nm7a1VTXwEJZoKjga96fJ3XPgTnRnFvp6uAdonjq4NgEFwHemuyVX7TDWWc3xuFM9dtteh2OHRslH3EWPRkCq71gFLkskhdCZ0ktB1H4Pn8oAZe7n4PcyP85kurAQjYDOcARDXHgrqopmxQt/YyY7bm2oGPAhHXk/XmLXH3B+0KHT2Hw== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 172.205.89.229) smtp.rcpttodomain=sourceware.org smtp.mailfrom=arm.com; dmarc=pass (p=none sp=none pct=100) action=none header.from=arm.com; dkim=none (message not signed); arc=none (0) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=arm.com; s=selector1; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=8n1e7K3ruqd9HGXlufViZq5F/b94YdQt+swaASWzc9E=; b=OmR3qbfZnZG89dEcWuiYHrHMkT5H1sCnll7l5mFcsZ60dV0S/m+Nkx3IGb3YnYZAHZQSUL08pC7vBiENQz9BCu2LcnwIZJyXtgeM+s6yfzKPMCtB4cwzk4+3NHpJM7Yrwo9jQ/F7kzwTMPaqbbmyfoPZp63yRp+7GTJHmqqNpyk= Received: from AS9PR06CA0284.eurprd06.prod.outlook.com (2603:10a6:20b:45a::27) by AS8PR08MB6437.eurprd08.prod.outlook.com (2603:10a6:20b:33b::24) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.9366.17; Thu, 4 Dec 2025 12:42:52 +0000 Received: from AM2PEPF0001C70A.eurprd05.prod.outlook.com (2603:10a6:20b:45a:cafe::a0) by AS9PR06CA0284.outlook.office365.com (2603:10a6:20b:45a::27) with Microsoft SMTP Server (version=TLS1_3, cipher=TLS_AES_256_GCM_SHA384) id 15.20.9388.9 via Frontend Transport; Thu, 4 Dec 2025 12:42:51 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 172.205.89.229) smtp.mailfrom=arm.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=arm.com; Received-SPF: Pass (protection.outlook.com: domain of arm.com designates 172.205.89.229 as permitted sender) receiver=protection.outlook.com; client-ip=172.205.89.229; helo=nebula.arm.com; pr=C Received: from nebula.arm.com (172.205.89.229) by AM2PEPF0001C70A.mail.protection.outlook.com (10.167.16.198) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.9388.8 via Frontend Transport; Thu, 4 Dec 2025 12:42:51 +0000 Received: from AZ-NEU-EX03.Arm.com (10.240.25.137) by AZ-NEU-EX03.Arm.com (10.240.25.137) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.2562.29; Thu, 4 Dec 2025 12:42:50 +0000 Received: from e120703.cambridge.arm.com (10.2.81.20) by mail.arm.com (10.240.25.137) with Microsoft SMTP Server id 15.2.2562.29 via Frontend Transport; Thu, 4 Dec 2025 12:42:50 +0000 From: Srinath Parvathaneni To: CC: , , , Srinath Parvathaneni Subject: [PATCH v1 3/3] aarch64: Add support for TEV instructions. Date: Thu, 4 Dec 2025 12:42:35 +0000 Message-ID: <20251204124235.74048-4-srinath.parvathaneni@arm.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20251204124235.74048-1-srinath.parvathaneni@arm.com> References: <20251204124235.74048-1-srinath.parvathaneni@arm.com> MIME-Version: 1.0 X-EOPAttributedMessage: 1 X-MS-TrafficTypeDiagnostic: AM2PEPF0001C70A:EE_|AS8PR08MB6437:EE_|AMS0EPF000001AF:EE_|VI0PR08MB10845:EE_ X-MS-Office365-Filtering-Correlation-Id: be873baf-b689-48ff-6939-08de3332cc58 x-checkrecipientrouted: true NoDisclaimer: true X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam-Untrusted: BCL:0; ARA:13230040|376014|36860700013|82310400026|1800799024; X-Microsoft-Antispam-Message-Info-Original: 4etfZZBBZRrtKICla5W0b+LGL/74gt3nBp8K/nd0w8IrvM+ySCb7H2tqmBMqXFt394gfcMGCpAIfOl9s1rOrrcu9cEHamJ9mp2P6n2liFtNv2OgV/PjpyL5YmUMky3MuQu5eaH2QfLBgwYV+igqTYSc/coR4D90jNEWLIrj98c7c9lXepvH9fQvAXecFzXd+mcPfJemMxUUhbEachk+WcbdhomnBCCXtxWy8vHumTLFnR8XUF+zJ62cp7R0uoJ7LJSZa4Yp7pSib5FliES21Rf0JwRVg1HEYHFzpn16CnAmzDVwKjMTM3sX+/qCerzUqBCwyPqnsy4ueUmGkFCT2Xdq4Gs2JtHx7n2CMt67n7ZG13XkKw/dNUhhaZB84gVW5Fwjl/9Zuz9aHEVtAU9j4/zl9D3nrFzWU7z4RGXiVWUH3CGkkpGTvD7FbybRlfmIG545nOuyTM9eA5pa/oxxNGJqKl1hxBcYDbA3KtxOSBt7jZTj47X1ikig42xeIoLcNvcQQS8m/N5HcfQSSm/6PV/XfOUcWr91scNTOPSN7Q5j6AwgKt6y7/x6RYqNid1BAnAC8ZQMHH/T94yMEZ943ncEsn4bpjeoRIAKIlSFYw4QsPvUi8MnJpKMfjHLCDtohssA+6/2RHC7C4aIAKmp5XX3cHqygL1mHmyEkUH/hqrxz+9r0bZeqNU+3U6Yt+2qbUuGzaOdfyAe1NDY2BwZ2pTjrY17XzC7S4m6jSpBIqz0T1spHPA3JApdrR68NgCytuCgD+awFa/lz3p0wgeEA/dJrLb/QMylEpoulx2QimicWSXSZ87C5c/eBvdvzmB52rS3rlwdUVsL0cZfYQ1DEtx/ztmmRtznmo+QTI4eCWW22iElZdMjHNzZ5hAwIbMA6uuRrZRRG8sfspG9ihZBH623ogbC2EpqV3fljOE6SITponfyeoRAkn61xQQknnX6T9onYGqP8olhBTVmbjKF3SZE3ZAdDirZhsf/AF6NXvZFvSZriJ41Z3Nm98ccT0EtUeZMDRMPeOTV4tE8QlsntmOPftwTJKrUSwscW2/MwwvCXrVO3m7wGPwX1C1b/gi5EZc6rsb5GWW7R3Rs+6x8pHnbzqkQ93KN2rYqpxXNK7neRSIYNRTCfTdOGIuPVneDLgCIHYMaGw8Ha+WCI4EFxnhZDIUXb2jUjl/23ZBeMyLroQurZRkbydHqDbCD/2eWUax5xF+ZqATnHilkvD+sV8hKtFET7hldePUprRG8osKQdbm62qdtF7eMlwbq0Kj5eQhGN1/nfcycCIgkUWvLEoEzPOVeCBQQS0Me6ZgllCQV4yUA03HrHv9KEl+KKOqzrpnKu/7rMleQN8j0rZ76SVZxKaPDDY85vfMIWkhUsSAEyB7mowJczxlDCMKJImPMdoljz2kMkpqNiNgCKng/c2/jXZR4PJbZuLoLw04VUG5Z0+hc/IW9t7DQMhBgdcWEp5DyEdd1wSLEFgQsGOJp+P9XIzigHIS/BY4WJC/eyXJ0tymSdB9c1gfySZSkS4W7UBC54mEvBpb2UJTzFn/b/VE2BX6D7ZGi+G8+K7gDWoHk= X-Forefront-Antispam-Report-Untrusted: CIP:172.205.89.229; CTRY:IE; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:nebula.arm.com; PTR:InfoDomainNonexistent; CAT:NONE; SFS:(13230040)(376014)(36860700013)(82310400026)(1800799024); DIR:OUT; SFP:1101; X-MS-Exchange-Transport-CrossTenantHeadersStamped: AS8PR08MB6437 X-MS-Exchange-Transport-CrossTenantHeadersStripped: AMS0EPF000001AF.eurprd05.prod.outlook.com X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id-Prvs: 9bc9a575-4fdd-40b0-99d3-08de3332a32e X-Microsoft-Antispam: BCL:0; ARA:13230040|82310400026|35042699022|376014|1800799024|14060799003|36860700013; X-Microsoft-Antispam-Message-Info: 0tc7ApVZu+5IAlsORwbcun7XYejQfiHPxjvl1O8LLErssBV96cSZtt4M6kxf/uS0biLRNMFfMnXWWAuAuC0i07sFirAkbPEMGWp+gq1QAjLkR7VexMGjxcu2RcnCeiBP11iO05o8X333qSKFKndhaqmkw0aAz4hpPK0jeWvlxJDGoRO9BRvC8G6fxLJb5uAIArmofc4wqSFeTdmhJqjSMNFAOmw4NLOOt1LdhcD1TMCe/2uqKUxwAYhY45JYnMxaN04bVyTBFaAqC8K7IIXs2lMIO8R26NbJvKKWXiUcEaGbtmNZDcin9C8I13Yez8zn99FIxBYIf4FvRA2DxSHCLEx4lBi6PTRKULkc5IA3gathWh6AXFl6OwUaWAhbth0QiVrCtFDe60sWwd+KrCpRa9jNmiBwJ0yhEv+JcuBiS1ZoBUUDxyMKMV2HLotN1kUTcpDQjeqQOsHFeWLtqoMxu0Vvye7MvWDKo8bemlwxEQ9Wv6p2xvZZPiSLtVj99ZPOd/oNwy+bseccEKkuO2gHTpx6RX5z7F/k/cZ/7HbQd8Z1msh7DmIOPRZ699W4m+/Xr07STahBcIhlI15odo9SEjVaE5yyyPipvGrGJUOAOzDVudcevS0TuFu3K8LuufsyHbjAfISk93MWYJ+iIyeaeps1IvsOhF4WR6PpTTf2fH1GUG85Kw588Rjz5gpAXtcpf2iV4Up4+KtbI26dGtc/EHE8aYYbIo8NPSmd3hWT8YtaeEFQVOI3tpLVD1vcim0wyodHNnaHB5y2FgS77hXYcJUPy23nY/4uITicMicZ055rufwbyHXKk54Q5p/re9dujAP0lo9QAx9iqlms7cSKVemG8Ec0xA90FcQ/wQ98xhSYNLxn1bUFTT1qqAIWwbQ6QVtJ6O0XtBlQYF05++egh6olBmUit2D6l6+4St7x5XX8QiQXkPr/OTlpTVxhTATCdDSpV9eQ1VbgpdjPTWG+mYY0BpiXWJmGIxnQE1sVJ8dVMbEm233vjGk6VQ0VAE3uqNRSxakT5P7kj8I8thx5vHL5uyOUBjkJVgP5MEqWHXGrCJ/5x/CIe9pH+nt6YvH/JF0te1sd/DR+/ArLglOQzkj7AQdszMu1Iqlx7+Zq4CcRJ/mMEYq+SUpDI7KiELOhfLP99xyTeuuxRpzYRwNLYR6+5vRd4g0tHm3nUJ8mjdAockCHnS68kZlyx7V9phHQTrN1sOT2aNIV3X4roKBLcXjp5YIXC9H37zOUgLAjHL4aKwDgBuf4jFcRyJm+WtzA4kthm5MeOkx4wpRRvohl9qg8RZkGBvacL0F0MHs/P3w2aVhjggCE0WKO4ramwLaxam5IUFa2ShgJsPkxWXWnknCjd/Oy/u6G0Dix1Vrvd0Nt0Ae73plgSZ9A4viahifs2pNJ1jtKr1Lp4RYTnFF2AXMA4v0XfTiNskDYR5JBfSR/1kT54ToSXiR9l4vPFk0b2sB04HqN3up8jIM5PRWd0lySr0ylf8/nm62K/aeqFyDzPGVYccdMBweXraCvijS6YXZV1Xsydb2bPu1H/B6EbEstJFB9NFUaz8UA1wgtCo0= X-Forefront-Antispam-Report: CIP:4.158.2.129; CTRY:GB; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:outbound-uk1.az.dlp.m.darktrace.com; PTR:InfoDomainNonexistent; CAT:NONE; SFS:(13230040)(82310400026)(35042699022)(376014)(1800799024)(14060799003)(36860700013); DIR:OUT; SFP:1101; X-OriginatorOrg: arm.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 04 Dec 2025 12:44:00.2532 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: be873baf-b689-48ff-6939-08de3332cc58 X-MS-Exchange-CrossTenant-Id: f34e5979-57d9-4aaa-ad4d-b122a662184d X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=f34e5979-57d9-4aaa-ad4d-b122a662184d; Ip=[4.158.2.129]; Helo=[outbound-uk1.az.dlp.m.darktrace.com] X-MS-Exchange-CrossTenant-AuthSource: AMS0EPF000001AF.eurprd05.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: VI0PR08MB10845 X-Spam-Status: No, score=-11.5 required=5.0 tests=BAYES_00, DKIM_SIGNED, DKIM_VALID, DKIM_VALID_AU, DKIM_VALID_EF, FORGED_SPF_HELO, GIT_PATCH_0, KAM_LOTSOFHASH, PROLO_LEO1, RCVD_IN_DNSWL_BLOCKED, RCVD_IN_MSPIKE_H2, RCVD_IN_VALIDITY_RPBL_BLOCKED, RCVD_IN_VALIDITY_SAFE_BLOCKED, SPF_HELO_PASS, SPF_NONE, TXREP autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on sourceware.org X-BeenThere: binutils@sourceware.org X-Mailman-Version: 2.1.30 Precedence: list List-Id: Binutils mailing list List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: binutils-bounces~patchwork=sourceware.org@sourceware.org This patch adds support for FEAT_TEV feature enabled by "+tev" flag along with support for following instructions. * TENTER * TEXIT TENTER instruction uses the existing AARCH64_OPND_NOT_BALANCED operand to handle the not_balanced (NB) argument , where as a new operand AARCH64_OPND_NOT_BALANCED_1 is added to support the NB (not_balanced) argument in TEXIT instruction. Regression tested for aarch64-none-elf target and found no regressions. Ok for binutils-master? Regards, Srinath --- gas/config/tc-aarch64.c | 37 +++++++++++++++++-- gas/doc/c-aarch64.texi | 2 + gas/testsuite/gas/aarch64/poe2-invalid-1.l | 36 +++++++++--------- gas/testsuite/gas/aarch64/tev-invalid-1.d | 4 ++ gas/testsuite/gas/aarch64/tev-invalid-1.l | 21 +++++++++++ gas/testsuite/gas/aarch64/tev-invalid-1.s | 25 +++++++++++++ gas/testsuite/gas/aarch64/tev-invalid-2.d | 4 ++ gas/testsuite/gas/aarch64/tev-invalid-2.l | 20 ++++++++++ gas/testsuite/gas/aarch64/tev.d | 28 ++++++++++++++ gas/testsuite/gas/aarch64/tev.s | 26 +++++++++++++ include/opcode/aarch64.h | 6 ++- opcodes/aarch64-asm-2.c | 1 + opcodes/aarch64-dis-2.c | 43 ++++++++++++++++------ opcodes/aarch64-opc-2.c | 1 + opcodes/aarch64-opc.c | 1 + opcodes/aarch64-tbl-2.h | 2 + opcodes/aarch64-tbl.h | 11 ++++++ 17 files changed, 235 insertions(+), 33 deletions(-) create mode 100644 gas/testsuite/gas/aarch64/tev-invalid-1.d create mode 100644 gas/testsuite/gas/aarch64/tev-invalid-1.l create mode 100644 gas/testsuite/gas/aarch64/tev-invalid-1.s create mode 100644 gas/testsuite/gas/aarch64/tev-invalid-2.d create mode 100644 gas/testsuite/gas/aarch64/tev-invalid-2.l create mode 100644 gas/testsuite/gas/aarch64/tev.d create mode 100644 gas/testsuite/gas/aarch64/tev.s diff --git a/gas/config/tc-aarch64.c b/gas/config/tc-aarch64.c index 5eae44b1b8a..24cb00e27b6 100644 --- a/gas/config/tc-aarch64.c +++ b/gas/config/tc-aarch64.c @@ -261,6 +261,7 @@ set_fatal_syntax_error (const char *error) return the information of the parsed result, e.g. register number, on success. */ #define PARSE_FAIL -1 +#define PARSE_FAIL2 -2 /* This is an invalid condition code that means no conditional field is present. */ @@ -4595,6 +4596,31 @@ parse_barrier (char **str) return o->value; } +/* Parse an option for instructions with not_balanced optional operands. On + sucess, return the encoding for the matched operand. On failure, return + PARSE_FAIL. However, if the instruction is TEXIT with no optional operands, + on failure return PARSE_FAIL2 instead. */ + +static int +parse_not_balanced (char **str) +{ + char *p, *q; + const struct aarch64_name_value_pair *o; + + p = q = *str; + while (ISALPHA (*q)) + q++; + + o = str_hash_find_n (aarch64_barrier_opt_hsh, p, q - p); + if ((q-p) == 0 && !o) + return PARSE_FAIL2; + else if (!o) + return PARSE_FAIL; + + *str = q; + return o->value; +} + /* Parse an option for barrier, bti and guarded control stack data synchronization instructions. Return true on matching the target options else return false. */ @@ -6442,6 +6468,7 @@ process_omitted_operand (enum aarch64_opnd type, const aarch64_opcode *opcode, break; case AARCH64_OPND_NOT_BALANCED: + case AARCH64_OPND_NOT_BALANCED_1: operand->imm.value = default_value; break; @@ -8177,14 +8204,17 @@ parse_operands (char *str, const aarch64_opcode *opcode) info->barrier = aarch64_barrier_dsb_nxs_options + val; break; + case AARCH64_OPND_NOT_BALANCED_1: case AARCH64_OPND_NOT_BALANCED: - val = parse_barrier (&str); - if (val != PARSE_FAIL) + val = parse_not_balanced (&str); + if (val == PARSE_FAIL2) + goto failure; + else if (val != PARSE_FAIL) info->imm.value = val; else { set_syntax_error (_("the specified operand is not accepted in" - " TCHANGE instruction")); + " TCHANGE/TENTER/TEXIT instructions")); /* Turn off backtrack as this optional operand is present. */ backtrack_pos = 0; goto failure; @@ -10847,6 +10877,7 @@ static const struct aarch64_option_cpu_value_table aarch64_features[] = { {"predres", AARCH64_FEATURE (PREDRES), AARCH64_NO_FEATURES}, {"predres2", AARCH64_FEATURE (PREDRES2), AARCH64_FEATURE (PREDRES)}, {"poe2", AARCH64_FEATURE (S1POE2), AARCH64_NO_FEATURES}, + {"tev", AARCH64_FEATURE (TEV), AARCH64_NO_FEATURES}, {"aes", AARCH64_FEATURE (AES), AARCH64_FEATURE (SIMD)}, {"sm4", AARCH64_FEATURE (SM4), AARCH64_FEATURE (SIMD)}, {"sha3", AARCH64_FEATURE (SHA3), AARCH64_FEATURE (SHA2)}, diff --git a/gas/doc/c-aarch64.texi b/gas/doc/c-aarch64.texi index 2064d22706b..261e5abd06d 100644 --- a/gas/doc/c-aarch64.texi +++ b/gas/doc/c-aarch64.texi @@ -367,6 +367,8 @@ automatically cause those extensions to be disabled. @tab Enable the Translation Hardening Extension. @item @code{tme} @tab @tab Enable the Transactional Memory Extension. +@item @code{tve} @tab + @tab TIndex Exception-like Vector Extension. @item @code{wfxt} @tab @tab Enable @code{wfet} and @code{wfit} instructions. @item @code{xs} @tab diff --git a/gas/testsuite/gas/aarch64/poe2-invalid-1.l b/gas/testsuite/gas/aarch64/poe2-invalid-1.l index df536613fde..4998b76ed0e 100644 --- a/gas/testsuite/gas/aarch64/poe2-invalid-1.l +++ b/gas/testsuite/gas/aarch64/poe2-invalid-1.l @@ -2,17 +2,17 @@ .*: Error: constant expression required at operand 2 -- `tchangef x0,x31' .*: Error: expected an integer or zero register at operand 1 -- `tchangef x31,x3' .*: Error: comma expected between operands at operand 2 -- `tchangef x7' -.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangef x15,x30,' -.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangef x30,x0,x10' +.*: Error: unexpected comma before the omitted optional operand at operand 3 -- `tchangef x15,x30,' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 3 -- `tchangef x30,x0,x10' .*: Error: comma expected between operands at operand 2 -- `tchangef x10 x0' .*: Error: expected an integer or zero register at operand 1 -- `tchangef #1,#100' .*: Error: expected an integer or zero register at operand 1 -- `tchangef #10,x0' -.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangef x0,x1,nbb' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 3 -- `tchangef x0,x1,nbb' .*: Error: comma expected between operands at operand 3 -- `tchangef x1,x3 nb' -.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangef x3,x7,n' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 3 -- `tchangef x3,x7,n' .*: Error: unexpected characters following instruction at operand 3 -- `tchangef x7,x15,nb,nb' -.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangef x15,x30,Nb' -.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangef x30,x0,nB' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 3 -- `tchangef x15,x30,Nb' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 3 -- `tchangef x30,x0,nB' .*: Error: constant expression required at operand 2 -- `tchangef x10,NB,NB' .*: Error: expected an integer or zero register at operand 1 -- `tchangef NB,x10,NB' .*: Error: immediate value out of range 0 to 127 at operand 2 -- `tchangef x0,#-10' @@ -22,10 +22,10 @@ .*: Error: expected an integer or zero register at operand 1 -- `tchangef x31,#15' .*: Error: constant expression required at operand 2 -- `tchangef x10,nb,#127' .*: Error: immediate value out of range 0 to 127 at operand 2 -- `tchangef x0,#-10,nb' -.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangef x0,#1,nB' -.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangef x1,#3,Nb' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 3 -- `tchangef x0,#1,nB' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 3 -- `tchangef x1,#3,Nb' .*: Error: immediate value out of range 0 to 127 at operand 2 -- `tchangef x3,#777,nb' -.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangef x7,#15,nbb' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 3 -- `tchangef x7,#15,nbb' .*: Error: comma expected between operands at operand 3 -- `tchangef x15,#31 NB' .*: Error: expected an integer or zero register at operand 1 -- `tchangef x31,#63,nb' .*: Error: expected an integer or zero register at operand 1 -- `tchangef NB,x10,#127' @@ -33,17 +33,17 @@ .*: Error: constant expression required at operand 2 -- `tchangeb x0,x31' .*: Error: expected an integer or zero register at operand 1 -- `tchangeb x31,x3' .*: Error: comma expected between operands at operand 2 -- `tchangeb x7' -.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangeb x15,x30,' -.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangeb x30,x0,x10' +.*: Error: unexpected comma before the omitted optional operand at operand 3 -- `tchangeb x15,x30,' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 3 -- `tchangeb x30,x0,x10' .*: Error: comma expected between operands at operand 2 -- `tchangeb x10 x0' .*: Error: expected an integer or zero register at operand 1 -- `tchangeb #1,#100' .*: Error: expected an integer or zero register at operand 1 -- `tchangeb #10,x0' -.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangeb x0,x1,nbb' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 3 -- `tchangeb x0,x1,nbb' .*: Error: comma expected between operands at operand 3 -- `tchangeb x1,x3 nb' -.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangeb x3,x7,n' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 3 -- `tchangeb x3,x7,n' .*: Error: unexpected characters following instruction at operand 3 -- `tchangeb x7,x15,nb,nb' -.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangeb x15,x30,Nb' -.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangeb x30,x0,nB' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 3 -- `tchangeb x15,x30,Nb' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 3 -- `tchangeb x30,x0,nB' .*: Error: constant expression required at operand 2 -- `tchangeb x10,NB,NB' .*: Error: expected an integer or zero register at operand 1 -- `tchangeb NB,x10,NB' .*: Error: immediate value out of range 0 to 127 at operand 2 -- `tchangeb x0,#-10' @@ -53,10 +53,10 @@ .*: Error: expected an integer or zero register at operand 1 -- `tchangeb x31,#15' .*: Error: constant expression required at operand 2 -- `tchangeb x10,nb,#127' .*: Error: immediate value out of range 0 to 127 at operand 2 -- `tchangeb x0,#-10,nb' -.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangeb x0,#1,nB' -.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangeb x1,#3,Nb' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 3 -- `tchangeb x0,#1,nB' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 3 -- `tchangeb x1,#3,Nb' .*: Error: immediate value out of range 0 to 127 at operand 2 -- `tchangeb x3,#777,nb' -.*: Error: the specified operand is not accepted in TCHANGE instruction at operand 3 -- `tchangeb x7,#15,nbb' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 3 -- `tchangeb x7,#15,nbb' .*: Error: comma expected between operands at operand 3 -- `tchangeb x15,#31 NB' .*: Error: expected an integer or zero register at operand 1 -- `tchangeb x31,#63,nb' .*: Error: expected an integer or zero register at operand 1 -- `tchangeb NB,x10,#127' diff --git a/gas/testsuite/gas/aarch64/tev-invalid-1.d b/gas/testsuite/gas/aarch64/tev-invalid-1.d new file mode 100644 index 00000000000..f6a659e5888 --- /dev/null +++ b/gas/testsuite/gas/aarch64/tev-invalid-1.d @@ -0,0 +1,4 @@ +#name: Invalid tev instructions. +#source: tev-invalid-1.s +#as: -march=armv8-a+tev +#error_output: tev-invalid-1.l diff --git a/gas/testsuite/gas/aarch64/tev-invalid-1.l b/gas/testsuite/gas/aarch64/tev-invalid-1.l new file mode 100644 index 00000000000..66d1b3b3492 --- /dev/null +++ b/gas/testsuite/gas/aarch64/tev-invalid-1.l @@ -0,0 +1,21 @@ +.*: Assembler messages: +.*: Error: immediate value out of range 0 to 127 at operand 1 -- `tenter #-10' +.*: Error: immediate value out of range 0 to 127 at operand 1 -- `tenter #128' +.*: Error: immediate value out of range 0 to 127 at operand 1 -- `tenter #3111' +.*: Error: immediate value out of range 0 to 127 at operand 1 -- `tenter #777' +.*: Error: constant expression required at operand 1 -- `tenter nb,#127' +.*: Error: immediate value out of range 0 to 127 at operand 1 -- `tenter #-10,nb' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 2 -- `tenter #1,nB' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 2 -- `tenter #3,Nb' +.*: Error: immediate value out of range 0 to 127 at operand 1 -- `tenter #777,nb' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 2 -- `tenter #15,nbb' +.*: Error: comma expected between operands at operand 2 -- `tenter #31 NB' +.*: Error: immediate operand required at operand 1 -- `tenter x10,#127' +.*: Error: constant expression required at operand 1 -- `tenter NB,#128' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 1 -- `texit x0' +.*: Error: operand 1 must be a 1-bit not_balanced optional operand -- `texit #10' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 1 -- `texit n' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 1 -- `texit nN' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 1 -- `texit nB' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 1 -- `texit Nb' +.*: Error: the specified operand is not accepted in TCHANGE/TENTER/TEXIT instructions at operand 1 -- `texit x0,nb' diff --git a/gas/testsuite/gas/aarch64/tev-invalid-1.s b/gas/testsuite/gas/aarch64/tev-invalid-1.s new file mode 100644 index 00000000000..44925fd19ba --- /dev/null +++ b/gas/testsuite/gas/aarch64/tev-invalid-1.s @@ -0,0 +1,25 @@ +#TENTER instructions + tenter #-10 + tenter #128 + tenter #3111 + tenter #777 + tenter nb, #127 + +#TENTER instructions with not_balanced + tenter #-10, nb + tenter #1, nB + tenter #3, Nb + tenter #777, nb + tenter #15, nbb + tenter #31 NB + tenter x10, #127 + tenter NB, #128 + +#TEXIT instructions + texit x0 + texit #10 + texit n + texit nN + texit nB + texit Nb + texit x0, nb diff --git a/gas/testsuite/gas/aarch64/tev-invalid-2.d b/gas/testsuite/gas/aarch64/tev-invalid-2.d new file mode 100644 index 00000000000..6d5c9c1b9aa --- /dev/null +++ b/gas/testsuite/gas/aarch64/tev-invalid-2.d @@ -0,0 +1,4 @@ +#name: TENTER and TEXIT instructions without +tev flag. +#source: tev.s +#as: -march=armv8-a +#error_output: tev-invalid-2.l diff --git a/gas/testsuite/gas/aarch64/tev-invalid-2.l b/gas/testsuite/gas/aarch64/tev-invalid-2.l new file mode 100644 index 00000000000..9f438e742ed --- /dev/null +++ b/gas/testsuite/gas/aarch64/tev-invalid-2.l @@ -0,0 +1,20 @@ +.*: Assembler messages: +.*: Error: selected processor does not support `tenter #0' +.*: Error: selected processor does not support `tenter #1' +.*: Error: selected processor does not support `tenter #3' +.*: Error: selected processor does not support `tenter #7' +.*: Error: selected processor does not support `tenter #15' +.*: Error: selected processor does not support `tenter #31' +.*: Error: selected processor does not support `tenter #63' +.*: Error: selected processor does not support `tenter #127' +.*: Error: selected processor does not support `tenter #0,nb' +.*: Error: selected processor does not support `tenter #1,nb' +.*: Error: selected processor does not support `tenter #3,nb' +.*: Error: selected processor does not support `tenter #7,nb' +.*: Error: selected processor does not support `tenter #15,nb' +.*: Error: selected processor does not support `tenter #31,NB' +.*: Error: selected processor does not support `tenter #63,nb' +.*: Error: selected processor does not support `tenter #127,NB' +.*: Error: selected processor does not support `texit' +.*: Error: selected processor does not support `texit nb' +.*: Error: selected processor does not support `texit NB' diff --git a/gas/testsuite/gas/aarch64/tev.d b/gas/testsuite/gas/aarch64/tev.d new file mode 100644 index 00000000000..a8d9f447617 --- /dev/null +++ b/gas/testsuite/gas/aarch64/tev.d @@ -0,0 +1,28 @@ +#objdump: -dr +#as: -march=armv8-a+tev + +[^:]+: file format .* + + +[^:]+: + +[^:]+: +.*: d4e00000 tenter #0x0 +.*: d4e00020 tenter #0x1 +.*: d4e00060 tenter #0x3 +.*: d4e000e0 tenter #0x7 +.*: d4e001e0 tenter #0xf +.*: d4e003e0 tenter #0x1f +.*: d4e007e0 tenter #0x3f +.*: d4e00fe0 tenter #0x7f +.*: d4e20000 tenter #0x0, nb +.*: d4e20020 tenter #0x1, nb +.*: d4e20060 tenter #0x3, nb +.*: d4e200e0 tenter #0x7, nb +.*: d4e201e0 tenter #0xf, nb +.*: d4e203e0 tenter #0x1f, nb +.*: d4e207e0 tenter #0x3f, nb +.*: d4e20fe0 tenter #0x7f, nb +.*: d6ff03e0 texit +.*: d6ff07e0 texit nb +.*: d6ff07e0 texit nb diff --git a/gas/testsuite/gas/aarch64/tev.s b/gas/testsuite/gas/aarch64/tev.s new file mode 100644 index 00000000000..d6b1bfdb741 --- /dev/null +++ b/gas/testsuite/gas/aarch64/tev.s @@ -0,0 +1,26 @@ +#TENTER instruction + tenter #0 + tenter #1 + tenter #3 + tenter #7 + tenter #15 + tenter #31 + tenter #63 + tenter #127 + +#TENTER instruction with not_balanced + tenter #0, nb + tenter #1, nb + tenter #3, nb + tenter #7, nb + tenter #15, nb + tenter #31, NB + tenter #63, nb + tenter #127, NB + +#TEXIT instruction + texit + +#TEXIT instruction with not_balanced + texit nb + texit NB diff --git a/include/opcode/aarch64.h b/include/opcode/aarch64.h index d4d2fab5d11..43af6f05ff5 100644 --- a/include/opcode/aarch64.h +++ b/include/opcode/aarch64.h @@ -265,6 +265,8 @@ enum aarch64_feature_bit { AARCH64_FEATURE_SME_MOP4, /* POE2 instructions. */ AARCH64_FEATURE_S1POE2, + /* TEV instructions. */ + AARCH64_FEATURE_TEV, /* Virtual features. These are used to gate instructions that are enabled by either of two (or more) sets of command line flags. */ @@ -675,7 +677,8 @@ enum aarch64_opnd AARCH64_OPND_UNDEFINED,/* imm16 operand in undefined instruction. */ AARCH64_OPND_CCMP_IMM,/* Immediate in conditional compare instructions. */ AARCH64_OPND_SIMM5, /* 5-bit signed immediate in the imm5 field. */ - AARCH64_OPND_NOT_BALANCED, /* a 1-bit not_balanced optional operand. */ + AARCH64_OPND_NOT_BALANCED, /* a 1-bit not_balanced optional operand. */ + AARCH64_OPND_NOT_BALANCED_1, /* a 1-bit not_balanced optional operand. */ AARCH64_OPND_NZCV, /* Flag bit specifier giving an alternative value for each condition flag. */ @@ -1136,6 +1139,7 @@ enum aarch64_insn_class movewide, pcreladdr, s1poe2, + tev, ic_system, sme_fp_sd, sme_int_sd, diff --git a/opcodes/aarch64-asm-2.c b/opcodes/aarch64-asm-2.c index c93447742f8..919b6669722 100644 --- a/opcodes/aarch64-asm-2.c +++ b/opcodes/aarch64-asm-2.c @@ -931,6 +931,7 @@ aarch64_insert_operand (const aarch64_operand *self, case AARCH64_OPND_CCMP_IMM: case AARCH64_OPND_SIMM5: case AARCH64_OPND_NOT_BALANCED: + case AARCH64_OPND_NOT_BALANCED_1: case AARCH64_OPND_NZCV: case AARCH64_OPND_ADDR_PCREL9: case AARCH64_OPND_ADDR_PCREL14: diff --git a/opcodes/aarch64-dis-2.c b/opcodes/aarch64-dis-2.c index 657e1ec4f37..855d00d3c4f 100644 --- a/opcodes/aarch64-dis-2.c +++ b/opcodes/aarch64-dis-2.c @@ -26335,10 +26335,20 @@ aarch64_opcode_lookup_1 (uint32_t word) } else { - /* 33222222222211111111110000000000 - 10987654321098765432109876543210 - 11010100x11xxxxxxxxxxxxxxxx0xx00. */ - return A64_OPID_d4600000_tcancel_TME_UIMM16; + if (((word >> 23) & 0x1) == 0) + { + /* 33222222222211111111110000000000 + 10987654321098765432109876543210 + 11010100011xxxxxxxxxxxxxxxx0xx00. */ + return A64_OPID_d4600000_tcancel_TME_UIMM16; + } + else + { + /* 33222222222211111111110000000000 + 10987654321098765432109876543210 + 11010100111xxxxxxxxxxxxxxxx0xx00. */ + return A64_OPID_d4e00000_tenter_UIMM7_NOT_BALANCED; + } } } } @@ -26430,19 +26440,29 @@ aarch64_opcode_lookup_1 (uint32_t word) } else { - if (((word >> 23) & 0x1) == 0) + if (((word >> 22) & 0x1) == 0) { - /* 33222222222211111111110000000000 - 10987654321098765432109876543210 - x10101100x1xxxxxxxxxxxxxxxx0xxxx. */ - return A64_OPID_d63f0000_blr_Rn; + if (((word >> 23) & 0x1) == 0) + { + /* 33222222222211111111110000000000 + 10987654321098765432109876543210 + x1010110001xxxxxxxxxxxxxxxx0xxxx. */ + return A64_OPID_d63f0000_blr_Rn; + } + else + { + /* 33222222222211111111110000000000 + 10987654321098765432109876543210 + x1010110101xxxxxxxxxxxxxxxx0xxxx. */ + return A64_OPID_d6bf03e0_drps; + } } else { /* 33222222222211111111110000000000 10987654321098765432109876543210 - x10101101x1xxxxxxxxxxxxxxxx0xxxx. */ - return A64_OPID_d6bf03e0_drps; + x1010110x11xxxxxxxxxxxxxxxx0xxxx. */ + return A64_OPID_d6ff03e0_texit_NOT_BALANCED_1; } } } @@ -37398,6 +37418,7 @@ aarch64_extract_operand (const aarch64_operand *self, case AARCH64_OPND_CCMP_IMM: case AARCH64_OPND_SIMM5: case AARCH64_OPND_NOT_BALANCED: + case AARCH64_OPND_NOT_BALANCED_1: case AARCH64_OPND_NZCV: case AARCH64_OPND_ADDR_ADRP: case AARCH64_OPND_ADDR_PCREL9: diff --git a/opcodes/aarch64-opc-2.c b/opcodes/aarch64-opc-2.c index fc88fe82ed3..de468488c08 100644 --- a/opcodes/aarch64-opc-2.c +++ b/opcodes/aarch64-opc-2.c @@ -105,6 +105,7 @@ const struct aarch64_operand aarch64_operands[] = {AARCH64_OPND_CLASS_IMMEDIATE, "CCMP_IMM", OPD_F_HAS_INSERTER | OPD_F_HAS_EXTRACTOR, {FLD_imm5}, "a 5-bit unsigned immediate"}, {AARCH64_OPND_CLASS_IMMEDIATE, "SIMM5", OPD_F_SEXT | OPD_F_HAS_INSERTER | OPD_F_HAS_EXTRACTOR, {FLD_imm5}, "a 5-bit signed immediate"}, {AARCH64_OPND_CLASS_IMMEDIATE, "NOT_BALANCED", OPD_F_HAS_INSERTER | OPD_F_HAS_EXTRACTOR, {FLD_imm1_17}, "a 1-bit not_balanced optional operand"}, + {AARCH64_OPND_CLASS_IMMEDIATE, "NOT_BALANCED_1", OPD_F_HAS_INSERTER | OPD_F_HAS_EXTRACTOR, {FLD_imm1_10}, "a 1-bit not_balanced optional operand"}, {AARCH64_OPND_CLASS_IMMEDIATE, "NZCV", OPD_F_HAS_INSERTER | OPD_F_HAS_EXTRACTOR, {FLD_nzcv}, "a flag bit specifier giving an alternative value for each flag"}, {AARCH64_OPND_CLASS_IMMEDIATE, "LIMM", OPD_F_HAS_INSERTER | OPD_F_HAS_EXTRACTOR, {FLD_N,FLD_immr,FLD_imms}, "Logical immediate"}, {AARCH64_OPND_CLASS_IMMEDIATE, "AIMM", OPD_F_HAS_INSERTER | OPD_F_HAS_EXTRACTOR, {FLD_shift,FLD_imm12}, "a 12-bit unsigned immediate with optional left shift of 12 bits"}, diff --git a/opcodes/aarch64-opc.c b/opcodes/aarch64-opc.c index fbefdd01933..0de4f2baf2d 100644 --- a/opcodes/aarch64-opc.c +++ b/opcodes/aarch64-opc.c @@ -5152,6 +5152,7 @@ aarch64_print_operand (char *buf, size_t size, bfd_vma pc, break; case AARCH64_OPND_NOT_BALANCED: + case AARCH64_OPND_NOT_BALANCED_1: if (opnd->imm.value) snprintf (buf, size, "%s", style_sub_mnem (styler, "nb")); break; diff --git a/opcodes/aarch64-tbl-2.h b/opcodes/aarch64-tbl-2.h index 16b3448c828..fda9d456f3c 100644 --- a/opcodes/aarch64-tbl-2.h +++ b/opcodes/aarch64-tbl-2.h @@ -3999,5 +3999,7 @@ enum aarch64_opcode_idx A64_OPID_d5900000_tchangef_Rd_UIMM7_NOT_BALANCED, A64_OPID_d5840000_tchangeb_Rd_Rn_NOT_BALANCED, A64_OPID_d5940000_tchangeb_Rd_UIMM7_NOT_BALANCED, + A64_OPID_d4e00000_tenter_UIMM7_NOT_BALANCED, + A64_OPID_d6ff03e0_texit_NOT_BALANCED_1, A64_OPID_MAX, }; diff --git a/opcodes/aarch64-tbl.h b/opcodes/aarch64-tbl.h index 572385621db..f7b7d610563 100644 --- a/opcodes/aarch64-tbl.h +++ b/opcodes/aarch64-tbl.h @@ -3066,6 +3066,8 @@ static const aarch64_feature_set aarch64_feature_sme_mop4_i16i64 = AARCH64_FEATURES (2, SME_MOP4, SME_I16I64); static const aarch64_feature_set aarch64_feature_s1poe2 = AARCH64_FEATURE (S1POE2); +static const aarch64_feature_set aarch64_feature_tev = + AARCH64_FEATURE (TEV); #define CORE &aarch64_feature_v8 #define FP &aarch64_feature_fp @@ -3191,6 +3193,7 @@ static const aarch64_feature_set aarch64_feature_s1poe2 = #define SME_MOP4_F8F32 &aarch64_feature_sme_mop4_f8f32 #define SME_MOP4_I16I64 &aarch64_feature_sme_mop4_i16i64 #define S1POE2 &aarch64_feature_s1poe2 +#define TEV &aarch64_feature_tev #define CORE_INSN(NAME,OPCODE,MASK,CLASS,OP,OPS,QUALS,FLAGS) \ { NAME, OPCODE, MASK, CLASS, OP, CORE, OPS, QUALS, FLAGS | F_INVALID_IMM_SYMS_1, 0, 0, NULL } @@ -3522,6 +3525,8 @@ static const aarch64_feature_set aarch64_feature_s1poe2 = FLAGS | F_STRICT, 0, TIED, NULL } #define S1POE2_INSN(NAME,OPCODE,MASK,OPS,QUALS, FLAGS) \ { NAME, OPCODE, MASK, s1poe2, 0, S1POE2, OPS, QUALS, FLAGS | F_INVALID_IMM_SYMS_1, 0, 0, NULL } +#define TEV_INSN(NAME,OPCODE,MASK,OPS,QUALS, FLAGS) \ + { NAME, OPCODE, MASK, tev, 0, TEV, OPS, QUALS, FLAGS | F_INVALID_IMM_SYMS_1, 0, 0, NULL } #define MOPS_CPY_OP1_OP2_PME_INSN(NAME, OPCODE, MASK, FLAGS, CONSTRAINTS) \ MOPS_INSN (NAME, OPCODE, MASK, 0, \ @@ -7756,6 +7761,10 @@ const struct aarch64_opcode aarch64_opcode_table[] = S1POE2_INSN("tchangeb", 0xd5840000, 0xfffdfc00, OP3 (Rd, Rn, NOT_BALANCED), QL_DST_X2, F_OPD2_OPT | F_DEFAULT (0x0)), S1POE2_INSN("tchangeb", 0xd5940000, 0xfffdf000, OP3 (Rd, UIMM7, NOT_BALANCED), QL_DST_X1, F_OPD2_OPT | F_DEFAULT (0x0)), + /* TEV instructions. */ + TEV_INSN("tenter", 0xd4e00000, 0xfffdf01f, OP2 (UIMM7, NOT_BALANCED), QL_PRFM_PCREL, F_OPD1_OPT | F_DEFAULT (0x0)), + TEV_INSN("texit", 0xd6ff03e0, 0xfffffbff, OP1 (NOT_BALANCED_1), {}, F_OPD0_OPT | F_DEFAULT (0x0)), + {0, 0, 0, 0, 0, 0, {}, {}, 0, 0, 0, NULL}, }; @@ -7910,6 +7919,8 @@ const struct aarch64_opcode aarch64_opcode_table[] = "a 5-bit signed immediate") \ Y(IMMEDIATE, imm, "NOT_BALANCED", 0, F(FLD_imm1_17), \ "a 1-bit not_balanced optional operand") \ + Y(IMMEDIATE, imm, "NOT_BALANCED_1", 0, F(FLD_imm1_10), \ + "a 1-bit not_balanced optional operand") \ Y(IMMEDIATE, imm, "NZCV", 0, F(FLD_nzcv), \ "a flag bit specifier giving an alternative value for each flag") \ Y(IMMEDIATE, limm, "LIMM", 0, F(FLD_N,FLD_immr,FLD_imms), \