From patchwork Tue Dec 6 13:16:55 2022 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Luis Machado X-Patchwork-Id: 61548 Return-Path: X-Original-To: patchwork@sourceware.org Delivered-To: patchwork@sourceware.org Received: from server2.sourceware.org (localhost [IPv6:::1]) by sourceware.org (Postfix) with ESMTP id 18AD73864A0D for ; Tue, 6 Dec 2022 13:19:14 +0000 (GMT) DKIM-Filter: OpenDKIM Filter v2.11.0 sourceware.org 18AD73864A0D DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=sourceware.org; s=default; t=1670332754; bh=wwVfD1z4hqIpyeIGu4cBjlrYdS84a/p2IKwZsojElTo=; h=To:CC:Subject:Date:In-Reply-To:References:List-Id: List-Unsubscribe:List-Archive:List-Post:List-Help:List-Subscribe: From:Reply-To:From; b=Qq+Q1A3VhrcCRv7oYoUJrNBXawvLqJYWhaxCF39aFT5SDCFynxE0/WJQecf8Trc8T JgIfwPWDRQR8wyE/9fkxZrkqUIxOoce8jMt05JfC4xyni/HwH5g2MnfEjMpY2X9FHs gHuqYbRq44ixS8BlnwOi25hD65e4d+DzoI0WKb7M= X-Original-To: gdb-patches@sourceware.org Delivered-To: gdb-patches@sourceware.org Received: from EUR04-DB3-obe.outbound.protection.outlook.com (mail-db3eur04on2080.outbound.protection.outlook.com [40.107.6.80]) by sourceware.org (Postfix) with ESMTPS id 9257D384D6F3 for ; Tue, 6 Dec 2022 13:18:44 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.1 sourceware.org 9257D384D6F3 Received: from FR3P281CA0051.DEUP281.PROD.OUTLOOK.COM (2603:10a6:d10:4a::9) by AM8PR08MB6337.eurprd08.prod.outlook.com (2603:10a6:20b:355::20) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.5880.14; Tue, 6 Dec 2022 13:18:40 +0000 Received: from VI1EUR03FT035.eop-EUR03.prod.protection.outlook.com (2603:10a6:d10:4a:cafe::7b) by FR3P281CA0051.outlook.office365.com (2603:10a6:d10:4a::9) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.5901.8 via Frontend Transport; Tue, 6 Dec 2022 13:18:39 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 63.35.35.123) smtp.mailfrom=arm.com; dkim=pass (signature was verified) header.d=armh.onmicrosoft.com;dmarc=pass action=none header.from=arm.com; Received-SPF: Pass (protection.outlook.com: domain of arm.com designates 63.35.35.123 as permitted sender) receiver=protection.outlook.com; client-ip=63.35.35.123; helo=64aa7808-outbound-1.mta.getcheckrecipient.com; pr=C Received: from 64aa7808-outbound-1.mta.getcheckrecipient.com (63.35.35.123) by VI1EUR03FT035.mail.protection.outlook.com (100.127.145.20) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.5880.14 via Frontend Transport; Tue, 6 Dec 2022 13:18:38 +0000 Received: ("Tessian outbound 6c699027a257:v130"); Tue, 06 Dec 2022 13:18:38 +0000 X-CheckRecipientChecked: true X-CR-MTA-CID: 2fd47fa86664141e X-CR-MTA-TID: 64aa7808 Received: from 30ded25f40ed.1 by 64aa7808-outbound-1.mta.getcheckrecipient.com id D04F6A2B-0AF7-4013-A8B5-2B6E6E7250C3.1; Tue, 06 Dec 2022 13:16:59 +0000 Received: from EUR02-AM0-obe.outbound.protection.outlook.com by 64aa7808-outbound-1.mta.getcheckrecipient.com with ESMTPS id 30ded25f40ed.1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384); Tue, 06 Dec 2022 13:16:59 +0000 ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=AgvbZDWskL69KUmfYC+9ZWXRfHb8KU5DZgAR6pW14i20gFr16OfIicxpXS0sxZeUIQZHYt0kUDdyBJMbSv0k5GsjB62KLC6nQyMDYJ0gXd+QPd84zhju0g7w/Ig7YCF0WtxIhsIpt/QGjWJ7QLLZpGD7ZZMv3ADiKP7C78NMCn9EVraz+em4VkGXr0fRKNmGjUZMtbnV78zeAe7nYLbYXk03Zk75SYaxPmsaW5KjuI/aWd6bNl0eoD6mKwUuJWhInpfKkeh62/jplZOxMYC7WxcgwJngubHuf5ntxR18TVbYb29pmXf7L8YQuJGgfX2gFvrP6dGOIAZYgay0xet1mQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=wwVfD1z4hqIpyeIGu4cBjlrYdS84a/p2IKwZsojElTo=; b=m+h9kyUmfPRHbtWqUIN1Gi9o03beQCwUMz0yHNDNgxTKK+HmAIMzaCbSGb4ft/fuAgGncVxUAsqkk0iCmLL6sn8xicFTw1BuSvANkyLp75kmKA4TidbF88bgJjU8ajyWe/6ZkWAoKvCZdncH/tp/orWTZr0V1eNo5VXXdSFlS73DDF78IYWV6XbGOpz2aD5YYeQ4B6X4EXNXmJF/37MCzY5o2RYPsa4COMpWKbxJVE8cSbXsC49lQlpsahp0XKpXHJmnAU2+NeY7uYCWWqKnG99Lr+Ufngy9ZZhIc+OOVp8DuMoh23Sbo6c3GP7W6xpCwGDIKSOlFIBGHnNwdR4aBw== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 40.67.248.234) smtp.rcpttodomain=sourceware.org smtp.mailfrom=arm.com; dmarc=pass (p=none sp=none pct=100) action=none header.from=arm.com; dkim=none (message not signed); arc=none Received: from DB6PR1001CA0028.EURPRD10.PROD.OUTLOOK.COM (2603:10a6:4:55::14) by AS8PR08MB8297.eurprd08.prod.outlook.com (2603:10a6:20b:537::20) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.5880.14; Tue, 6 Dec 2022 13:16:55 +0000 Received: from DBAEUR03FT033.eop-EUR03.prod.protection.outlook.com (2603:10a6:4:55:cafe::2c) by DB6PR1001CA0028.outlook.office365.com (2603:10a6:4:55::14) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.5880.13 via Frontend Transport; Tue, 6 Dec 2022 13:16:55 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 40.67.248.234) smtp.mailfrom=arm.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=arm.com; Received-SPF: Pass (protection.outlook.com: domain of arm.com designates 40.67.248.234 as permitted sender) receiver=protection.outlook.com; client-ip=40.67.248.234; helo=nebula.arm.com; pr=C Received: from nebula.arm.com (40.67.248.234) by DBAEUR03FT033.mail.protection.outlook.com (100.127.142.251) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.20.5880.14 via Frontend Transport; Tue, 6 Dec 2022 13:16:55 +0000 Received: from AZ-NEU-EX03.Arm.com (10.251.24.31) by AZ-NEU-EX03.Arm.com (10.251.24.31) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.16; Tue, 6 Dec 2022 13:16:55 +0000 Received: from e129171.arm.com (10.57.36.215) by mail.arm.com (10.251.24.31) with Microsoft SMTP Server id 15.1.2507.16 via Frontend Transport; Tue, 6 Dec 2022 13:16:55 +0000 To: CC: , Subject: [PATCH v3] [aarch64] Add TPIDR2 register support for Linux Date: Tue, 6 Dec 2022 13:16:55 +0000 Message-ID: <20221206131655.1223228-1-luis.machado@arm.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20220923134648.114930-1-luis.machado@arm.com> References: <20220923134648.114930-1-luis.machado@arm.com> MIME-Version: 1.0 X-EOPAttributedMessage: 1 X-MS-TrafficTypeDiagnostic: DBAEUR03FT033:EE_|AS8PR08MB8297:EE_|VI1EUR03FT035:EE_|AM8PR08MB6337:EE_ X-MS-Office365-Filtering-Correlation-Id: 47fccaaf-e768-4586-4131-08dad78c635f x-checkrecipientrouted: true NoDisclaimer: true X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam-Untrusted: BCL:0; X-Microsoft-Antispam-Message-Info-Original: dljWO+IcOQamoFm4CXGLXkTM7OFFnzP+coynbY5RG0GDfR9c6Fs3C4EphZKRgLLDmhgYNkVB0dTT6wFBZIU6IYJeHINQ6AL4grhSEo6vTnVX/gcZz+WxWSsvmKj1PqY1VyS473v29LswDPj30dIC5Ql0qzCfoiQCLXyovOerkfMtdEZbKsLFpPu9UYzjJbpZIQ7PItpiduQYYsJTsJKuzXIKIULThc9P9t23vaXl3IcN4rLrG3BFVT1kCPjBctgrOmoBNq/tPPIbILAxznUeworcIfpqJVX4HaYLTlkaG4CQyB38YGmOoQjECO87LhcS9Ewz0UkNHb0fPy4Czxg/+GNO+aGQiZMyLN8mTSWKZn2Ie8xu2rBoQdd3ZpageMNVNXjWAJeasfwOeYES/8FKzg8je+EyNUx59CI3nGsbzND4QeusYD1jDw1shPJgWqQF8nS2NftQWR2HW79964tIGRNPayowQsHAPY3HnPiKhbaY4wISrbSytGBNLoIEUfwjTaUxhq+X/Pe1Y+L+15UfI3YWobaIJeyjCIenrFfrNL4DF1Bx/iDE/9Orm71H9hi1kbMO2CyKDhtPAozRvJaCLSGwMmVsKvbulTGkvyuUpY23rIBfOr/1eMA/6rrOzvQIvpYzaUTP4EdU1tOVIGz+NKlyT92NK6kjIIKOTpCv4NYMwYwLE54j+Aoso/e1+3HHffXqpiq+79JXKHJAF7ImXWw8la25SsMF8ry1STLkXK7Se5uG9Cw/5+NUY7cFJjZD8Dss27yttKHMQIMfWGBk4iy2X2q3LDVDYgbQAfpybU8= X-Forefront-Antispam-Report-Untrusted: CIP:40.67.248.234; CTRY:IE; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:nebula.arm.com; PTR:InfoDomainNonexistent; CAT:NONE; SFS:(13230022)(4636009)(376002)(346002)(396003)(136003)(39860400002)(451199015)(46966006)(36840700001)(47076005)(21480400003)(478600001)(86362001)(7696005)(966005)(26005)(81166007)(426003)(36756003)(40480700001)(356005)(336012)(82740400003)(36860700001)(186003)(82310400005)(1076003)(83380400001)(2616005)(30864003)(41300700001)(5660300002)(4326008)(44832011)(8676002)(70586007)(316002)(70206006)(8936002)(6916009)(54906003)(2906002)(2004002)(36900700001); DIR:OUT; SFP:1101; X-MS-Exchange-Transport-CrossTenantHeadersStamped: AS8PR08MB8297 X-MS-Exchange-Transport-CrossTenantHeadersStripped: VI1EUR03FT035.eop-EUR03.prod.protection.outlook.com X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id-Prvs: 3a7ab53f-64d6-4ffa-61ea-08dad78c25e0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: h8yIle7wrrGHgx6SO5Slatb6KrXFgPhY04gTAg25CeoNc1ZvSDrEmQRgZbILXSoOVmbrblKmcMiaoUdvzapKAR+ZdJMMIlj/nfHuOiOQlp2969hNFouyHr0yeymgOfCNVoyaHR1d2FqGRTNUZtW7TOFXLomDWJCzqcMl4j3xpPyRjYHa5+BqGZNpG7WfawfJ3/VIFnxeMf5meIXXqropBbFcK0Ns7PLqtlVfokX2axxTgT1gLbYc+vXafSdj47kfvoCJzs+Svttt7fPLM2N9K1YycD/vCUZ52fGqcIKkKKWYmK4BNRWE7LJC8UqCN/nV9GLdGatIGzDQBUsi36HQcuYnrFlIZXKXU0aLOVjpFRzAGUawSmCUMagBCaA3ypxAeFacCXz8JzoDU2wYSEsXsU0z9KuovXo/CC55Mm4co9ID7vOe+vuo71ZC7BNJEBl4tp2YJUn1VHCQ3Cr7Q9DC4j6s7RyG3/fphfllNifftqhOur76/1DHNBoM7zJ956Ttmyx9o87q2UtDnt6uS8B9UqWAn5VH+P658PFG7j/8uUPNcdk6sWGHI72bMbEng3IR3fH5YlhxlJDbNCTK9Z6Ws2kqiLkmPH0Zol4mI2fqrD+EEMdxbX2FyqTX++UJiEprybGXKt0702nqTaW2O8XrrjHe9aeg7OpTPRtNGAGjz0JJ8ac8vFLiI9N1IXFFONQKMGzxBOpUKG8BqmX2MhcMxz8bm4jW4/fg2CyRQO4499MQo0zBXBLyYJlEyDfz/l6gS+NI1w73QHa7b0WWF0RpFXniq/kX7sBTUzur979Dj8g= X-Forefront-Antispam-Report: CIP:63.35.35.123; CTRY:IE; LANG:en; SCL:1; SRV:; IPV:CAL; SFV:NSPM; H:64aa7808-outbound-1.mta.getcheckrecipient.com; PTR:ec2-63-35-35-123.eu-west-1.compute.amazonaws.com; CAT:NONE; SFS:(13230022)(4636009)(346002)(396003)(376002)(136003)(39860400002)(451199015)(36840700001)(46966006)(40470700004)(47076005)(81166007)(40480700001)(36756003)(86362001)(40460700003)(966005)(7696005)(478600001)(26005)(107886003)(5660300002)(44832011)(30864003)(41300700001)(4326008)(8936002)(316002)(70586007)(54906003)(6916009)(2906002)(70206006)(82310400005)(36860700001)(82740400003)(8676002)(2616005)(1076003)(336012)(186003)(83380400001)(21480400003)(426003)(2004002); DIR:OUT; SFP:1101; X-OriginatorOrg: arm.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 06 Dec 2022 13:18:38.7520 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: 47fccaaf-e768-4586-4131-08dad78c635f X-MS-Exchange-CrossTenant-Id: f34e5979-57d9-4aaa-ad4d-b122a662184d X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=f34e5979-57d9-4aaa-ad4d-b122a662184d; Ip=[63.35.35.123]; Helo=[64aa7808-outbound-1.mta.getcheckrecipient.com] X-MS-Exchange-CrossTenant-AuthSource: VI1EUR03FT035.eop-EUR03.prod.protection.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: AM8PR08MB6337 X-Spam-Status: No, score=-12.3 required=5.0 tests=BAYES_00, DKIM_SIGNED, DKIM_VALID, FORGED_SPF_HELO, GIT_PATCH_0, KAM_DMARC_NONE, KAM_SHORT, RCVD_IN_DNSWL_NONE, RCVD_IN_MSPIKE_H2, SPF_HELO_PASS, SPF_NONE, TXREP, UNPARSEABLE_RELAY autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on server2.sourceware.org X-BeenThere: gdb-patches@sourceware.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: Gdb-patches mailing list List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , X-Patchwork-Original-From: Luis Machado via Gdb-patches From: Luis Machado Reply-To: Luis Machado Errors-To: gdb-patches-bounces+patchwork=sourceware.org@sourceware.org Sender: "Gdb-patches" Updates on v3: - Addressed review comments. Variable renaming and more code comments. Updates on v2: - Added missing REGISTER_SIZE_VARIABLE to the tls regset, preventing a warning when GDB finds a section that doesn't match the regset size. --- With the AArch64 Scalable Matrix Extension we have a new TPIDR2 register, and it will be added to the existing NT_ARM_TLS register set. Kernel patches are being reviewed here: https://lore.kernel.org/linux-arm-kernel/20220818170111.351889-1-broonie@kernel.org/ From GDB's perspective, we handle it in a similar way to the existing TPIDR register. But we need to consider cases of systems that only have TPIDR and systems that have both TPIDR and TPIDR2. With that in mind, the following patch adds the required code to support TPIDR2 and turns the org.gnu.gdb.aarch64.tls feature into a dynamically-generated target description as opposed to a static target description containing only TPIDR. That means we can remove the gdb/features/aarch64-tls.xml file and replace the existing gdb/features/aarch64-tls.c auto-generated file with a new file that dynamically generates the target description containing either TPIDR alone or TPIDR and TPIDR2. In the future, when *BSD's start to support this register, they can just enable it as is being done for the AArch64 Linux target. The core file read/write code has been updated to support TPIDR2 as well. On GDBserver's side, there is a small change to the find_regno function to expose a non-throwing version of it. It always seemed strange to me how find_regno causes the whole operation to abort if it doesn't find a particular register name. The patch moves code from find_regno into find_regno_no_throw and makes find_regno call find_regno_no_throw instead. This allows us to do register name lookups to find a particular register number without risking erroring out if nothing is found. The patch also adjusts the feature detection code for aarch64-fbsd, since the infrastructure is shared amongst all aarch64 targets. I haven't added code to support TPIDR2 in aarch64-fbsd though, as I'm not sure when/if that will happen. --- gdb/aarch64-fbsd-nat.c | 6 ++-- gdb/aarch64-fbsd-tdep.c | 12 ++++---- gdb/aarch64-linux-nat.c | 43 ++++++++++++++------------ gdb/aarch64-linux-tdep.c | 30 +++++++++++++----- gdb/aarch64-linux-tdep.h | 3 -- gdb/aarch64-tdep.c | 56 ++++++++++++++++++++++++++++------ gdb/aarch64-tdep.h | 7 +++-- gdb/arch/aarch64.c | 5 +-- gdb/arch/aarch64.h | 14 ++++++--- gdb/features/Makefile | 1 - gdb/features/aarch64-tls.c | 35 +++++++++++++++++++-- gdb/features/aarch64-tls.xml | 11 ------- gdb/nat/aarch64-linux.c | 21 +++++++++++++ gdb/nat/aarch64-linux.h | 4 +++ gdbserver/linux-aarch64-low.cc | 24 ++++++++++++--- gdbserver/regcache.cc | 20 +++++++++--- gdbserver/regcache.h | 5 +++ 17 files changed, 215 insertions(+), 82 deletions(-) delete mode 100644 gdb/features/aarch64-tls.xml diff --git a/gdb/aarch64-fbsd-nat.c b/gdb/aarch64-fbsd-nat.c index ecf7e4fb5a7..05fd641de32 100644 --- a/gdb/aarch64-fbsd-nat.c +++ b/gdb/aarch64-fbsd-nat.c @@ -93,7 +93,7 @@ aarch64_fbsd_nat_target::fetch_registers (struct regcache *regcache, aarch64_gdbarch_tdep *tdep = gdbarch_tdep (gdbarch); if (tdep->has_tls ()) fetch_regset (regcache, regnum, NT_ARM_TLS, - &aarch64_fbsd_tls_regset, tdep->tls_regnum); + &aarch64_fbsd_tls_regset, tdep->tls_regnum_base); } /* Store register REGNUM back into the inferior. If REGNUM is -1, do @@ -112,7 +112,7 @@ aarch64_fbsd_nat_target::store_registers (struct regcache *regcache, aarch64_gdbarch_tdep *tdep = gdbarch_tdep (gdbarch); if (tdep->has_tls ()) store_regset (regcache, regnum, NT_ARM_TLS, - &aarch64_fbsd_tls_regset, tdep->tls_regnum); + &aarch64_fbsd_tls_regset, tdep->tls_regnum_base); } /* Implement the target read_description method. */ @@ -121,7 +121,7 @@ const struct target_desc * aarch64_fbsd_nat_target::read_description () { aarch64_features features; - features.tls = have_regset (inferior_ptid, NT_ARM_TLS) != 0; + features.tls = have_regset (inferior_ptid, NT_ARM_TLS)? 1 : 0; return aarch64_read_description (features); } diff --git a/gdb/aarch64-fbsd-tdep.c b/gdb/aarch64-fbsd-tdep.c index 39d19355105..4df7e311b3c 100644 --- a/gdb/aarch64-fbsd-tdep.c +++ b/gdb/aarch64-fbsd-tdep.c @@ -50,7 +50,7 @@ static const struct regcache_map_entry aarch64_fbsd_fpregmap[] = { 0 } }; -/* Register numbers are relative to tdep->tls_regnum. */ +/* Register numbers are relative to tdep->tls_regnum_base. */ static const struct regcache_map_entry aarch64_fbsd_tls_regmap[] = { @@ -151,7 +151,7 @@ aarch64_fbsd_supply_tls_regset (const struct regset *regset, struct gdbarch *gdbarch = regcache->arch (); aarch64_gdbarch_tdep *tdep = gdbarch_tdep (gdbarch); - regcache->supply_regset (regset, tdep->tls_regnum, regnum, buf, size); + regcache->supply_regset (regset, tdep->tls_regnum_base, regnum, buf, size); } static void @@ -162,7 +162,7 @@ aarch64_fbsd_collect_tls_regset (const struct regset *regset, struct gdbarch *gdbarch = regcache->arch (); aarch64_gdbarch_tdep *tdep = gdbarch_tdep (gdbarch); - regcache->collect_regset (regset, tdep->tls_regnum, regnum, buf, size); + regcache->collect_regset (regset, tdep->tls_regnum_base, regnum, buf, size); } const struct regset aarch64_fbsd_tls_regset = @@ -201,7 +201,7 @@ aarch64_fbsd_core_read_description (struct gdbarch *gdbarch, asection *tls = bfd_get_section_by_name (abfd, ".reg-aarch-tls"); aarch64_features features; - features.tls = tls != nullptr; + features.tls = tls != nullptr? 1 : 0; return aarch64_read_description (features); } @@ -218,10 +218,10 @@ aarch64_fbsd_get_thread_local_address (struct gdbarch *gdbarch, ptid_t ptid, regcache = get_thread_arch_regcache (current_inferior ()->process_target (), ptid, gdbarch); - target_fetch_registers (regcache, tdep->tls_regnum); + target_fetch_registers (regcache, tdep->tls_regnum_base); ULONGEST tpidr; - if (regcache->cooked_read (tdep->tls_regnum, &tpidr) != REG_VALID) + if (regcache->cooked_read (tdep->tls_regnum_base, &tpidr) != REG_VALID) error (_("Unable to fetch %%tpidr")); /* %tpidr points to the TCB whose first member is the dtv diff --git a/gdb/aarch64-linux-nat.c b/gdb/aarch64-linux-nat.c index caefcb36485..ca77aca6c2a 100644 --- a/gdb/aarch64-linux-nat.c +++ b/gdb/aarch64-linux-nat.c @@ -440,21 +440,22 @@ fetch_tlsregs_from_thread (struct regcache *regcache) { aarch64_gdbarch_tdep *tdep = gdbarch_tdep (regcache->arch ()); - int regno = tdep->tls_regnum; + int regno = tdep->tls_regnum_base; gdb_assert (regno != -1); + gdb_assert (tdep->tls_register_count > 0); - uint64_t tpidr = 0; + uint64_t tpidrs[tdep->tls_register_count] = { 0 }; struct iovec iovec; - - iovec.iov_base = &tpidr; - iovec.iov_len = sizeof (tpidr); + iovec.iov_base = tpidrs; + iovec.iov_len = sizeof (tpidrs); int tid = get_ptrace_pid (regcache->ptid ()); if (ptrace (PTRACE_GETREGSET, tid, NT_ARM_TLS, &iovec) != 0) - perror_with_name (_("unable to fetch TLS register")); + perror_with_name (_("unable to fetch TLS registers")); - regcache->raw_supply (regno, &tpidr); + for (int i = 0; i < tdep->tls_register_count; i++) + regcache->raw_supply (regno + i, &tpidrs[i]); } /* Store to the current thread the valid TLS register set in GDB's @@ -465,21 +466,23 @@ store_tlsregs_to_thread (struct regcache *regcache) { aarch64_gdbarch_tdep *tdep = gdbarch_tdep (regcache->arch ()); - int regno = tdep->tls_regnum; + int regno = tdep->tls_regnum_base; - gdb_assert (regno != -1); + gdb_assert (regno != -1 && tdep->tls_register_count > 0); - uint64_t tpidr = 0; + uint64_t tpidrs[tdep->tls_register_count] = { 0 }; - if (REG_VALID != regcache->get_register_status (regno)) - return; + for (int i = 0; i < tdep->tls_register_count; i++) + { + if (REG_VALID != regcache->get_register_status (regno + i)) + continue; - regcache->raw_collect (regno, (char *) &tpidr); + regcache->raw_collect (regno + i, (char *) &tpidrs[i]); + } struct iovec iovec; - - iovec.iov_base = &tpidr; - iovec.iov_len = sizeof (tpidr); + iovec.iov_base = &tpidrs; + iovec.iov_len = sizeof (tpidrs); int tid = get_ptrace_pid (regcache->ptid ()); if (ptrace (PTRACE_SETREGSET, tid, NT_ARM_TLS, &iovec) != 0) @@ -531,7 +534,7 @@ aarch64_fetch_registers (struct regcache *regcache, int regno) && (regno == tdep->mte_reg_base)) fetch_mteregs_from_thread (regcache); - if (tdep->has_tls () && regno == tdep->tls_regnum) + if (tdep->has_tls () && regno == tdep->tls_regnum_base) fetch_tlsregs_from_thread (regcache); } @@ -607,7 +610,9 @@ aarch64_store_registers (struct regcache *regcache, int regno) && (regno == tdep->mte_reg_base)) store_mteregs_to_thread (regcache); - if (tdep->has_tls () && regno == tdep->tls_regnum) + if (tdep->has_tls () + && regno >= tdep->tls_regnum_base + && regno < tdep->tls_regnum_base + tdep->tls_register_count) store_tlsregs_to_thread (regcache); } @@ -788,7 +793,7 @@ aarch64_linux_nat_target::read_description () features.vq = aarch64_sve_get_vq (tid); features.pauth = hwcap & AARCH64_HWCAP_PACA; features.mte = hwcap2 & HWCAP2_MTE; - features.tls = true; + features.tls = aarch64_tls_register_count (tid); return aarch64_read_description (features); } diff --git a/gdb/aarch64-linux-tdep.c b/gdb/aarch64-linux-tdep.c index a321aee036a..69eb1b030bf 100644 --- a/gdb/aarch64-linux-tdep.c +++ b/gdb/aarch64-linux-tdep.c @@ -754,22 +754,30 @@ aarch64_linux_iterate_over_regset_sections (struct gdbarch *gdbarch, "MTE registers", cb_data); } + /* Handle the TLS registers. */ if (tdep->has_tls ()) { + gdb_assert (tdep->tls_regnum_base != -1); + gdb_assert (tdep->tls_register_count > 0); + + int sizeof_tls_regset + = AARCH64_TLS_REGISTER_SIZE * tdep->tls_register_count; + const struct regcache_map_entry tls_regmap[] = { - { 1, tdep->tls_regnum, 8 }, + { tdep->tls_register_count, tdep->tls_regnum_base, + AARCH64_TLS_REGISTER_SIZE }, { 0 } }; const struct regset aarch64_linux_tls_regset = { - tls_regmap, regcache_supply_regset, regcache_collect_regset + tls_regmap, regcache_supply_regset, regcache_collect_regset, + REGSET_VARIABLE_SIZE }; - cb (".reg-aarch-tls", AARCH64_LINUX_SIZEOF_TLSREGSET, - AARCH64_LINUX_SIZEOF_TLSREGSET, &aarch64_linux_tls_regset, - "TLS register", cb_data); + cb (".reg-aarch-tls", sizeof_tls_regset, sizeof_tls_regset, + &aarch64_linux_tls_regset, "TLS register", cb_data); } } @@ -779,7 +787,6 @@ static const struct target_desc * aarch64_linux_core_read_description (struct gdbarch *gdbarch, struct target_ops *target, bfd *abfd) { - asection *tls = bfd_get_section_by_name (abfd, ".reg-aarch-tls"); gdb::optional auxv = target_read_auxv_raw (target); CORE_ADDR hwcap = linux_get_hwcap (auxv, target, gdbarch); CORE_ADDR hwcap2 = linux_get_hwcap2 (auxv, target, gdbarch); @@ -788,7 +795,16 @@ aarch64_linux_core_read_description (struct gdbarch *gdbarch, features.vq = aarch64_linux_core_read_vq (gdbarch, abfd); features.pauth = hwcap & AARCH64_HWCAP_PACA; features.mte = hwcap2 & HWCAP2_MTE; - features.tls = tls != nullptr; + + /* Handle the TLS section. */ + asection *tls = bfd_get_section_by_name (abfd, ".reg-aarch-tls"); + if (tls != nullptr) + { + size_t size = bfd_section_size (tls); + /* Convert the size to the number of actual registers, by + dividing by 8. */ + features.tls = size / AARCH64_TLS_REGISTER_SIZE; + } return aarch64_read_description (features); } diff --git a/gdb/aarch64-linux-tdep.h b/gdb/aarch64-linux-tdep.h index 9a7e4339dba..8ae33efc605 100644 --- a/gdb/aarch64-linux-tdep.h +++ b/gdb/aarch64-linux-tdep.h @@ -39,9 +39,6 @@ /* The MTE regset consists of a 64-bit register. */ #define AARCH64_LINUX_SIZEOF_MTE_REGSET (8) -/* The TLS regset consists of a single register. */ -#define AARCH64_LINUX_SIZEOF_TLSREGSET (X_REGISTER_SIZE) - extern const struct regset aarch64_linux_gregset; extern const struct regset aarch64_linux_fpregset; diff --git a/gdb/aarch64-tdep.c b/gdb/aarch64-tdep.c index cf20bb40b78..e27996da776 100644 --- a/gdb/aarch64-tdep.c +++ b/gdb/aarch64-tdep.c @@ -3465,8 +3465,18 @@ aarch64_features_from_target_desc (const struct target_desc *tdesc) = (tdesc_find_feature (tdesc, "org.gnu.gdb.aarch64.pauth") != nullptr); features.mte = (tdesc_find_feature (tdesc, "org.gnu.gdb.aarch64.mte") != nullptr); - features.tls - = (tdesc_find_feature (tdesc, "org.gnu.gdb.aarch64.tls") != nullptr); + + const struct tdesc_feature *tls_feature + = tdesc_find_feature (tdesc, "org.gnu.gdb.aarch64.tls"); + + if (tls_feature != nullptr) + { + /* We have TLS registers. Find out how many. */ + if (tdesc_unnumbered_register (tls_feature, "tpidr2")) + features.tls = 2; + else + features.tls = 1; + } return features; } @@ -3526,7 +3536,7 @@ aarch64_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches) bool valid_p = true; int i, num_regs = 0, num_pseudo_regs = 0; int first_pauth_regnum = -1, ra_sign_state_offset = -1; - int first_mte_regnum = -1, tls_regnum = -1; + int first_mte_regnum = -1, first_tls_regnum = -1; uint64_t vq = aarch64_get_tdesc_vq (info.target_desc); if (vq > AARCH64_MAX_SVE_VQ) @@ -3614,15 +3624,40 @@ aarch64_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches) } /* Add the TLS register. */ + int tls_register_count = 0; if (feature_tls != nullptr) { - tls_regnum = num_regs; - /* Validate the descriptor provides the mandatory TLS register - and allocate its number. */ - valid_p = tdesc_numbered_register (feature_tls, tdesc_data.get (), - tls_regnum, "tpidr"); + const char *tls_register_names[2] = { "tpidr", "tpidr2" }; + first_tls_regnum = num_regs; - num_regs++; + /* Look for the TLS registers. tpidr is required, but tpidr2 is + optional. */ + valid_p + = tdesc_numbered_register (feature_tls, tdesc_data.get (), + first_tls_regnum, + tls_register_names[0]); + + if (valid_p) + { + tls_register_count++; + + bool has_tpidr2 + = tdesc_numbered_register (feature_tls, tdesc_data.get (), + first_tls_regnum + tls_register_count, + tls_register_names[tls_register_count]); + + /* Figure out how many TLS registers we have. */ + if (has_tpidr2) + tls_register_count++; + + num_regs += tls_register_count; + } + else + { + warning (_("Provided TLS register feature doesn't contain " + "required tpidr register.")); + return nullptr; + } } /* Add the pauth registers. */ @@ -3675,7 +3710,8 @@ aarch64_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches) tdep->pauth_reg_base = first_pauth_regnum; tdep->ra_sign_state_regnum = -1; tdep->mte_reg_base = first_mte_regnum; - tdep->tls_regnum = tls_regnum; + tdep->tls_regnum_base = first_tls_regnum; + tdep->tls_register_count = tls_register_count; set_gdbarch_push_dummy_call (gdbarch, aarch64_push_dummy_call); set_gdbarch_frame_align (gdbarch, aarch64_frame_align); diff --git a/gdb/aarch64-tdep.h b/gdb/aarch64-tdep.h index 55ccf2e777d..ff94c0a23b0 100644 --- a/gdb/aarch64-tdep.h +++ b/gdb/aarch64-tdep.h @@ -111,12 +111,13 @@ struct aarch64_gdbarch_tdep : gdbarch_tdep_base return mte_reg_base != -1; } - /* TLS register. This is -1 if the TLS register is not available. */ - int tls_regnum = 0; + /* TLS registers. This is -1 if the TLS registers are not available. */ + int tls_regnum_base = 0; + int tls_register_count = 0; bool has_tls() const { - return tls_regnum != -1; + return tls_regnum_base != -1; } /* The W pseudo-registers. */ diff --git a/gdb/arch/aarch64.c b/gdb/arch/aarch64.c index 0f73286f145..565c5e7a81c 100644 --- a/gdb/arch/aarch64.c +++ b/gdb/arch/aarch64.c @@ -53,8 +53,9 @@ aarch64_create_target_description (const aarch64_features &features) if (features.mte) regnum = create_feature_aarch64_mte (tdesc.get (), regnum); - if (features.tls) - regnum = create_feature_aarch64_tls (tdesc.get (), regnum); + /* TLS registers. */ + if (features.tls > 0) + regnum = create_feature_aarch64_tls (tdesc.get (), regnum, features.tls); return tdesc.release (); } diff --git a/gdb/arch/aarch64.h b/gdb/arch/aarch64.h index 8e3fd36726a..b1a6ce3ef0e 100644 --- a/gdb/arch/aarch64.h +++ b/gdb/arch/aarch64.h @@ -33,7 +33,9 @@ struct aarch64_features bool pauth = false; bool mte = false; - bool tls = false; + + /* A positive TLS value indicates the number of TLS registers available. */ + uint8_t tls = 0; }; inline bool operator==(const aarch64_features &lhs, const aarch64_features &rhs) @@ -56,7 +58,9 @@ namespace std h = features.vq; h = h << 1 | features.pauth; h = h << 1 | features.mte; - h = h << 1 | features.tls; + /* Shift by two bits for now. We may need to increase this in the future + if more TLS registers get added. */ + h = h << 2 | features.tls; return h; } }; @@ -96,7 +100,9 @@ enum aarch64_regnum AARCH64_LAST_V_ARG_REGNUM = AARCH64_V0_REGNUM + 7 }; -#define V_REGISTER_SIZE 16 +/* Sizes of various AArch64 registers. */ +#define AARCH64_TLS_REGISTER_SIZE 8 +#define V_REGISTER_SIZE 16 /* Pseudo register base numbers. */ #define AARCH64_Q0_REGNUM 0 @@ -117,8 +123,6 @@ enum aarch64_regnum #define AARCH64_NUM_REGS AARCH64_FPCR_REGNUM + 1 #define AARCH64_SVE_NUM_REGS AARCH64_SVE_VG_REGNUM + 1 -#define AARCH64_TLS_REGS_SIZE (8) - /* There are a number of ways of expressing the current SVE vector size: VL : Vector Length. diff --git a/gdb/features/Makefile b/gdb/features/Makefile index c3e07809db3..f260849636b 100644 --- a/gdb/features/Makefile +++ b/gdb/features/Makefile @@ -202,7 +202,6 @@ FEATURE_XMLFILES = aarch64-core.xml \ aarch64-fpu.xml \ aarch64-pauth.xml \ aarch64-mte.xml \ - aarch64-tls.xml \ arc/v1-core.xml \ arc/v1-aux.xml \ arc/v2-core.xml \ diff --git a/gdb/features/aarch64-tls.c b/gdb/features/aarch64-tls.c index 30d730dffba..8a59d26b353 100644 --- a/gdb/features/aarch64-tls.c +++ b/gdb/features/aarch64-tls.c @@ -1,14 +1,43 @@ -/* THIS FILE IS GENERATED. -*- buffer-read-only: t -*- vi:set ro: - Original: aarch64-tls.xml */ +/* Copyright (C) 2022 Free Software Foundation, Inc. + + This file is part of GDB. + + This program is free software; you can redistribute it and/or modify + it under the terms of the GNU General Public License as published by + the Free Software Foundation; either version 3 of the License, or + (at your option) any later version. + + This program is distributed in the hope that it will be useful, + but WITHOUT ANY WARRANTY; without even the implied warranty of + MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the + GNU General Public License for more details. + + You should have received a copy of the GNU General Public License + along with this program. If not, see . */ #include "gdbsupport/tdesc.h" +/* This function is NOT auto generated from xml. + + Create the aarch64 description containing the TLS registers. TPIDR is + always available, but TPIDR2 is only available on some systems. + + COUNT is the number of registers in this set. The minimum is 1. */ + static int -create_feature_aarch64_tls (struct target_desc *result, long regnum) +create_feature_aarch64_tls (struct target_desc *result, long regnum, int count) { + /* TPIDR is always present. */ + gdb_assert (count >= 1); + struct tdesc_feature *feature; feature = tdesc_create_feature (result, "org.gnu.gdb.aarch64.tls"); tdesc_create_reg (feature, "tpidr", regnum++, 1, NULL, 64, "data_ptr"); + + /* Add TPIDR2. */ + if (count > 1) + tdesc_create_reg (feature, "tpidr2", regnum++, 1, NULL, 64, "data_ptr"); + return regnum; } diff --git a/gdb/features/aarch64-tls.xml b/gdb/features/aarch64-tls.xml deleted file mode 100644 index f6437785f71..00000000000 --- a/gdb/features/aarch64-tls.xml +++ /dev/null @@ -1,11 +0,0 @@ - - - - - - - diff --git a/gdb/nat/aarch64-linux.c b/gdb/nat/aarch64-linux.c index 421d1ecb53c..07aaeaa01da 100644 --- a/gdb/nat/aarch64-linux.c +++ b/gdb/nat/aarch64-linux.c @@ -250,3 +250,24 @@ aarch64_ps_get_thread_area (struct ps_prochandle *ph, return PS_OK; } + +/* See nat/aarch64-linux.h. */ + +int +aarch64_tls_register_count (int tid) +{ + uint64_t tls_regs[2]; + struct iovec iovec; + iovec.iov_base = tls_regs; + iovec.iov_len = sizeof (tls_regs); + + /* Attempt to read both TPIDR and TPIDR2. If the request fails, it means + the Linux Kernel does not support TPIDR2. + + Otherwise the Linux Kernel supports both TPIDR and TPIDR2. */ + if (ptrace (PTRACE_GETREGSET, tid, NT_ARM_TLS, &iovec) != 0) + return 1; + + /* TPIDR2 is available as well. */ + return 2; +} diff --git a/gdb/nat/aarch64-linux.h b/gdb/nat/aarch64-linux.h index 1777ce32522..517cbb33963 100644 --- a/gdb/nat/aarch64-linux.h +++ b/gdb/nat/aarch64-linux.h @@ -129,4 +129,8 @@ ps_err_e aarch64_ps_get_thread_area (struct ps_prochandle *ph, lwpid_t lwpid, int idx, void **base, int is_64bit_p); +/* Return the number of TLS registers in the NT_ARM_TLS set. This is only + used for aarch64 state. */ +int aarch64_tls_register_count (int tid); + #endif /* NAT_AARCH64_LINUX_H */ diff --git a/gdbserver/linux-aarch64-low.cc b/gdbserver/linux-aarch64-low.cc index db508696261..b657a265ee7 100644 --- a/gdbserver/linux-aarch64-low.cc +++ b/gdbserver/linux-aarch64-low.cc @@ -292,9 +292,16 @@ aarch64_store_mteregset (struct regcache *regcache, const void *buf) static void aarch64_fill_tlsregset (struct regcache *regcache, void *buf) { + gdb_byte *tls_buf = (gdb_byte *) buf; int tls_regnum = find_regno (regcache->tdesc, "tpidr"); - collect_register (regcache, tls_regnum, buf); + collect_register (regcache, tls_regnum, tls_buf); + + /* Read TPIDR2, if it exists. */ + gdb::optional regnum = find_regno_no_throw (regcache->tdesc, "tpidr2"); + + if (regnum.has_value ()) + collect_register (regcache, *regnum, tls_buf + sizeof (uint64_t)); } /* Store TLS register to regcache. */ @@ -302,9 +309,16 @@ aarch64_fill_tlsregset (struct regcache *regcache, void *buf) static void aarch64_store_tlsregset (struct regcache *regcache, const void *buf) { + gdb_byte *tls_buf = (gdb_byte *) buf; int tls_regnum = find_regno (regcache->tdesc, "tpidr"); - supply_register (regcache, tls_regnum, buf); + supply_register (regcache, tls_regnum, tls_buf); + + /* Write TPIDR2, if it exists. */ + gdb::optional regnum = find_regno_no_throw (regcache->tdesc, "tpidr2"); + + if (regnum.has_value ()) + supply_register (regcache, *regnum, tls_buf + sizeof (uint64_t)); } bool @@ -795,8 +809,8 @@ aarch64_adjust_register_sets (const struct aarch64_features &features) regset->size = AARCH64_LINUX_SIZEOF_MTE; break; case NT_ARM_TLS: - if (features.tls) - regset->size = AARCH64_TLS_REGS_SIZE; + if (features.tls > 0) + regset->size = AARCH64_TLS_REGISTER_SIZE * features.tls; break; default: gdb_assert_not_reached ("Unknown register set found."); @@ -829,7 +843,7 @@ aarch64_target::low_arch_setup () features.pauth = linux_get_hwcap (8) & AARCH64_HWCAP_PACA; /* A-profile MTE is 64-bit only. */ features.mte = linux_get_hwcap2 (8) & HWCAP2_MTE; - features.tls = true; + features.tls = aarch64_tls_register_count (tid); current_process ()->tdesc = aarch64_linux_read_description (features); diff --git a/gdbserver/regcache.cc b/gdbserver/regcache.cc index 5cbcea978a0..1c84ef674bf 100644 --- a/gdbserver/regcache.cc +++ b/gdbserver/regcache.cc @@ -244,16 +244,28 @@ registers_from_string (struct regcache *regcache, char *buf) hex2bin (buf, registers, len / 2); } -int -find_regno (const struct target_desc *tdesc, const char *name) +/* See regcache.h */ + +gdb::optional +find_regno_no_throw (const struct target_desc *tdesc, const char *name) { for (int i = 0; i < tdesc->reg_defs.size (); ++i) { if (strcmp (name, find_register_by_number (tdesc, i).name) == 0) return i; } - internal_error ("Unknown register %s requested", - name); + return {}; +} + +int +find_regno (const struct target_desc *tdesc, const char *name) +{ + gdb::optional regnum = find_regno_no_throw (tdesc, name); + + if (regnum.has_value ()) + return *regnum; + + internal_error ("Unknown register %s requested", name); } static void diff --git a/gdbserver/regcache.h b/gdbserver/regcache.h index 731c18d16e2..b67eefbe04b 100644 --- a/gdbserver/regcache.h +++ b/gdbserver/regcache.h @@ -110,6 +110,11 @@ int register_cache_size (const struct target_desc *tdesc); int register_size (const struct target_desc *tdesc, int n); +/* No throw version of find_regno. If NAME is not a known register, return + an empty value. */ +gdb::optional find_regno_no_throw (const struct target_desc *tdesc, + const char *name); + int find_regno (const struct target_desc *tdesc, const char *name); void supply_register (struct regcache *regcache, int n, const void *buf);