From patchwork Tue Apr 23 14:30:06 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Bernd Edlinger X-Patchwork-Id: 88920 Return-Path: X-Original-To: patchwork@sourceware.org Delivered-To: patchwork@sourceware.org Received: from server2.sourceware.org (localhost [IPv6:::1]) by sourceware.org (Postfix) with ESMTP id 797AC384AB6D for ; Tue, 23 Apr 2024 14:28:38 +0000 (GMT) X-Original-To: gdb-patches@sourceware.org Delivered-To: gdb-patches@sourceware.org Received: from EUR04-HE1-obe.outbound.protection.outlook.com (mail-he1eur04olkn2092.outbound.protection.outlook.com [40.92.73.92]) by sourceware.org (Postfix) with ESMTPS id 4B8333858C42 for ; Tue, 23 Apr 2024 14:28:12 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.2 sourceware.org 4B8333858C42 Authentication-Results: sourceware.org; dmarc=pass (p=none dis=none) header.from=hotmail.de Authentication-Results: sourceware.org; spf=pass smtp.mailfrom=hotmail.de ARC-Filter: OpenARC Filter v1.0.0 sourceware.org 4B8333858C42 Authentication-Results: server2.sourceware.org; arc=pass smtp.remote-ip=40.92.73.92 ARC-Seal: i=2; a=rsa-sha256; d=sourceware.org; s=key; t=1713882494; cv=pass; b=lvaxTktpHR7taBKYjbWdyHuvLwt20eMpuIpB4f7E/uBv+b+VQ6c14zvXpwWYoaA5CXSuu1+e+3CNIVZtaS5LKUMzZU2h/EBMIcBH0nizHhoKiu6B3fnwcaitVIz3M2HM4tZBYL3uSGxaZomqlizNqAlCVpB0s7ukG/Y6GUlqwYY= ARC-Message-Signature: i=2; a=rsa-sha256; d=sourceware.org; s=key; t=1713882494; c=relaxed/simple; bh=pv51kAjECACP9iMcz1D0Ar6LoK64rofKxCd1Vt7JdPI=; h=DKIM-Signature:Message-ID:Date:To:From:Subject:MIME-Version; b=dum6EKd5QxPGTeathrioUHoyLprq4FT5blT8eeUyRfITpfdC3ZLDh5yLsGt9VafVhyiXe+skBiZgDuJ/Odp2X2gl8Qu8jwksUL3R98QfgEF/oOFophvsPJyeLcwwOFWmxwPiZtb2eAeEESk0R64gaIWTVYglC55mkaBe9H4Whsc= ARC-Authentication-Results: i=2; server2.sourceware.org ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=Tf34RULX0c8GIeQC22R2RL9vhfVGWaPs8cnmVOnaDSoRFEoHuNHChIHM+UCEbRqj0URxCglGto9unn2fp2o9Bp/Qv1+dJZOZYE8Vb9cTO+r+8fuDqeP8V5UJvV84nBr5DqdYkCuXTfEXdpzUzb0dUYzjZslALz8HDe6QlrrYXEbd4KTRly3sT5Xk0RZ/WsresG3tWmvzufhqEALQvObn4jG8OH7yDkikpEvLEJVFxMbSQOsE3uVZyJT5GbIqwF63Rxl6LdIWqbGyT6UJklVvSv+re77kS/OeXQwxzlxsd2qwxmApaJmwATqq+0jDp5M9a0jN92r+tdUDydY8137Kng== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=4pmDA7Kp+RsiQq0tOA/blVLoqe61/G/qaK1XX16Fgk4=; b=OQlNYdqEvKgMxJINQWR7pDNTgnNj8x6NyyJ7jhIIK/1aC8yZeoyIu1VrTQnp1aRTpxTYe9hjFxL8h0vGX7jpic2SazQHPMDc1brmwUEs5+XuhMlbWBjQ05nyEAYoXNETMhJkoiMZyJ+cdwfCZB2/m6hP+9RM2eUJ6iBbB3iTMn7jbATMOo4CfqG3S8AgJNK62iyPhmVRSl5mdCOEMseayzjlG9FEVVQaHLhiPKY74nrYXgYJt4r4MpWly2buVu5xoqSTX2izY3AKxfWDDmRExfzVXTTLFfr5Ui8hi2hIiNk3pk+XBG6vmBbwBJHMDXt1VHtHrgbGchMqtIUejMz0mA== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=none; dmarc=none; dkim=none; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=HOTMAIL.DE; s=selector1; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=4pmDA7Kp+RsiQq0tOA/blVLoqe61/G/qaK1XX16Fgk4=; b=HTHp/uubMy+vBX2XFdNX3+w9Uz41xCejI6ByshiGp9mVHUy/DheRE4Le4ZMrbFWuJadYlZGwovuCZqnm7RpSPXIfgI6E/vEbo3evUSndpeRjsg7+tfvc3ium+sHkyIyszKbcPsjjjG42siO98VG3jYkOpK2eqrd44xozTPH1KEs4t7Bmj58QBEvIIIRI9lyR9hisoMFMz3Cew70xKs/1+EQK5BNUpeo/C9Mp5KiUh4ZkJFp19kd9gTkrCvsBiyqYoxKX8liE+6etWwV3OXk47nI7SBO4WmDjJM10cMpJjrypWmOhhXlfCCLvc8OlxCYW9t9FMlbDG95I+95/hVg8oA== Received: from AS8P193MB1285.EURP193.PROD.OUTLOOK.COM (2603:10a6:20b:333::21) by PR3P193MB0957.EURP193.PROD.OUTLOOK.COM (2603:10a6:102:af::20) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.7472.44; Tue, 23 Apr 2024 14:28:09 +0000 Received: from AS8P193MB1285.EURP193.PROD.OUTLOOK.COM ([fe80::5403:f1ad:efaf:1f71]) by AS8P193MB1285.EURP193.PROD.OUTLOOK.COM ([fe80::5403:f1ad:efaf:1f71%4]) with mapi id 15.20.7472.044; Tue, 23 Apr 2024 14:28:09 +0000 Message-ID: Date: Tue, 23 Apr 2024 16:30:06 +0200 User-Agent: Mozilla Thunderbird Content-Language: en-US To: "gdb-patches@sourceware.org" , Andrew Burgess From: Bernd Edlinger Subject: [PATCH v2] sim: riscv: Fix some issues with class-a instructions X-TMN: [Oc6QmzGwsqJuBZCnzTuHLJdr04ruQsyk+7AEOSwq9rVM7pIsuXBQli0nZb/HHtnC] X-ClientProxiedBy: BE1P281CA0038.DEUP281.PROD.OUTLOOK.COM (2603:10a6:b10:22::17) To AS8P193MB1285.EURP193.PROD.OUTLOOK.COM (2603:10a6:20b:333::21) X-Microsoft-Original-Message-ID: <72ea2dd7-fbfd-4310-acd2-c1c39fdcf5a7@hotmail.de> MIME-Version: 1.0 X-MS-Exchange-MessageSentRepresentingType: 1 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: AS8P193MB1285:EE_|PR3P193MB0957:EE_ X-MS-Office365-Filtering-Correlation-Id: b9b384f2-072a-469d-b50c-08dc63a19975 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: 5I6P+8Q2L3JwrRChKYnTrib21CHefystLvOHLLhwhcNYfY9Vz6SMG5HtXQdJjqZMo6WfC9n0+JoSs/X5SP0HSChHD1FInWqtb9DvBcwFjA6s7ji8exGxvmGSRuWzqUxSHkyMtH6BTKEKn5plwqBxwvHTOl9BNm4kI8mdXeJSE8RJOSnTgkqBRluhT32fWQa019PnwaflYTpyXiGfURdyP0pouDqxuvOBDrARKS7neAZaTC5+2T8P6jGqimlJlRwOPaYjENV2Okh8Ms29HI0tXlHXe0vJvXiiR4c06sKddtRr2YzZgAwrxtLB/QujMFEExBbH+dojkt/nWjwU6DCqx2cMa+OXU+ZYvlIwrcGUxrQTys3otWETTNgombT7YqXoNZ7nvkUQGmtrawGQXtmuZMMcEkIRlzEJBYj+DnfVMg/J1TzwSLlsleVtb/CogWwGluLS5CZHZ1J1ml0kYaLb7tHkjIwUuf/C6O6UeQvlqEKyLqpyPp+B8jdZ66QPJhIW6quVd+OPuZlcTXKrjCPyUrocEYLO+IzlWKw8ZbcCZK5rpjJLOZHl25tvVBdiRnH8 X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?utf-8?q?e2gBVnSa/14XLMM+CihtPEHS7Q/3?= =?utf-8?q?ka6ZIfOs5FYqZnJaxhtE0wBdKr4xG/gDmUrAT70801eKVL07KOO5N2rB+nLUnNz1w?= =?utf-8?q?mOpPodEaXjv+ixwe6ig7cuJiUOWnqpme8270lBaDPQhC+NPoXP8Qwjst6EWsCm9eP?= =?utf-8?q?LKIBcbDRXx8yMkZxhudHwBAgdEhwgxbZ7S0XdHCkI7FWhbharbb3Gu8HY97CC6PD7?= =?utf-8?q?/yv78AbccHUilchALXU5RfYOqhgcckxcNH2/Ce71DJTaXz7syPYqpj2jQ4YsIP7qB?= =?utf-8?q?a1n8s55HAZlK8QHE5eI5KOdkNPTU6g40MSEW9ivw83VEAglamtxnivQuKdw8SN3qa?= =?utf-8?q?qRx0RTLIoFEyODM7GnIPWvCr5uOJIZwbNmENnl52KQBShKRb7oTUkmIJ5wPA8a7Gk?= =?utf-8?q?LFj0qxdz00bsxLsuO8uHkGRb7tuRaZJ9JJXkzh/3C1nPjaD1NSbHnoVH3OqwUA8ko?= =?utf-8?q?0ypEjsyxW39/YvQwvLcvdfgf42BabBUvmChXW0mMiinNw1SflnO76bTItza0qauxh?= =?utf-8?q?L4sKPljqnxKtQ2oxXrtzIPk+vcP5lMay8/3OE3fRqimx2sIA1tnfASEpOJzwMJM04?= =?utf-8?q?jJfA8He8bUYfB4PJvwXwnc5iX1HHP7ln0z3Yx81FuQnlS7vNL4LSej4j04REJr8W8?= =?utf-8?q?BJFbCUcyoeyM2/zNV8cfvH4QwvQjTRgeyt+rAMQ+EnCP5bo28CQ72hph0bjaibTzo?= =?utf-8?q?DwV08tpffPQzIR/ItvOPVb0MFsOWqGOwOvaF+iED8XBuLxNPv8hqxGxbRN9ykLJbV?= =?utf-8?q?TUgW5YyXwMx/l/tYNOmvAcqY3F0jKpxo9z1WB8kdCOFEQ6F5U4fX5r5w+x8YsIMfu?= =?utf-8?q?L2TVTmp3GMcXqmZ53TYLkRva+Pwffvtrpy6GOclnidgPeKN+g5sl2cHpdzj9ko3+9?= =?utf-8?q?lyrCvO8NnVZY8Ktv67bdDz98wnU1klg9NlNTHoS4Fo0/v8LIKbsY+cr2vgitzd08G?= =?utf-8?q?Y4z8od1DFI6lHv89boFK7SRJLTzusPpyRWY+XF/gMXeNyc7NqZWm266z1Htde4cGV?= =?utf-8?q?B0cqd3damSu35f+7198TDX4uaQHVEEpqf+ASnim3ITOAxKuO0tSoEkcUB0QyYJGvg?= =?utf-8?q?11WOOszHeC89Y5xrBXJQfMbFu8Ue624ln78t8EIq2g/BGVvsNwczzIzjNdt48krOt?= =?utf-8?q?9t37Ca44uOUlrMoKdeg8xOPpQGexp75WVON/gECWLPm8VAghPu1mwqfFoELQWFGZ0?= =?utf-8?q?6a4lhGTnHEnr6eE7ig3xCMh6DU7PjoM+2F4LC8r6i3HOShcw1d/PmTRfmu4dqXk/A?= =?utf-8?q?T1g+wlkmrhiIaj3V?= X-OriginatorOrg: sct-15-20-4755-11-msonline-outlook-80ceb.templateTenant X-MS-Exchange-CrossTenant-Network-Message-Id: b9b384f2-072a-469d-b50c-08dc63a19975 X-MS-Exchange-CrossTenant-AuthSource: AS8P193MB1285.EURP193.PROD.OUTLOOK.COM X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 23 Apr 2024 14:28:09.9028 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 84df9e7f-e9f6-40af-b435-aaaaaaaaaaaa X-MS-Exchange-CrossTenant-RMS-PersistedConsumerOrg: 00000000-0000-0000-0000-000000000000 X-MS-Exchange-Transport-CrossTenantHeadersStamped: PR3P193MB0957 X-Spam-Status: No, score=-13.1 required=5.0 tests=BAYES_00, DKIM_SIGNED, DKIM_VALID, DKIM_VALID_AU, DKIM_VALID_EF, FREEMAIL_FROM, GIT_PATCH_0, RCVD_IN_MSPIKE_H2, SPF_HELO_PASS, SPF_PASS, TXREP autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on server2.sourceware.org X-BeenThere: gdb-patches@sourceware.org X-Mailman-Version: 2.1.30 Precedence: list List-Id: Gdb-patches mailing list List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: gdb-patches-bounces+patchwork=sourceware.org@sourceware.org This fixes some issues with atomic instruction handling. First the instructions may have AQ and/or RL bits set, but the emulator has no such concept, so we have to ignore those. According to the spec the memory must be naturally aligned, otherwise an exception shall be thrown, so do the sim_core read/write aligned. In the case of riscv64 target, there were the LR_D and SC_D 64bit load and store instructions missing, so add those. Also the AMOMIN/AMOMAX[U]_W instructions were not correct for riscv64 because the upper half word of the input registers were not ignored as they should, so use explicit type-casts to uint32_t and int32_t for those. And finally make the class-a instruction set only executable if a riscv cpu model with A extension is selected. --- sim/riscv/sim-main.c | 65 +++++++++++++++++++++++++++++++++++--------- 1 file changed, 52 insertions(+), 13 deletions(-) v2: use sim_core_read/write_unaligned, but override current_alignment, to raise an exception when the address is not aligned. diff --git a/sim/riscv/sim-main.c b/sim/riscv/sim-main.c index e4b15b533ba..0c05b79dea4 100644 --- a/sim/riscv/sim-main.c +++ b/sim/riscv/sim-main.c @@ -841,6 +841,9 @@ execute_m (SIM_CPU *cpu, unsigned_word iw, const struct riscv_opcode *op) static sim_cia execute_a (SIM_CPU *cpu, unsigned_word iw, const struct riscv_opcode *op) { + unsigned_word mask_aq = OP_MASK_AQ << OP_SH_AQ; + unsigned_word mask_rl = OP_MASK_RL << OP_SH_RL; + unsigned_word mask_aqrl = mask_aq | mask_rl; struct riscv_sim_cpu *riscv_cpu = RISCV_SIM_CPU (cpu); SIM_DESC sd = CPU_STATE (cpu); struct riscv_sim_state *state = RISCV_SIM_STATE (sd); @@ -853,15 +856,24 @@ execute_a (SIM_CPU *cpu, unsigned_word iw, const struct riscv_opcode *op) struct atomic_mem_reserved_list *amo_prev, *amo_curr; unsigned_word tmp; sim_cia pc = riscv_cpu->pc + 4; + int prev_alignment = current_alignment; + + if (current_alignment != FORCED_ALIGNMENT) + current_alignment = STRICT_ALIGNMENT; /* Handle these two load/store operations specifically. */ - switch (op->match) + switch (op->match & ~mask_aqrl) { + case MATCH_LR_D: case MATCH_LR_W: TRACE_INSN (cpu, "%s %s, (%s);", op->name, rd_name, rs1_name); - store_rd (cpu, rd, - sim_core_read_unaligned_4 (cpu, riscv_cpu->pc, read_map, - riscv_cpu->regs[rs1])); + if (op->xlen_requirement == 64) + tmp = sim_core_read_unaligned_8 (cpu, riscv_cpu->pc, read_map, + riscv_cpu->regs[rs1]); + else + tmp = EXTEND32 (sim_core_read_unaligned_4 (cpu, riscv_cpu->pc, read_map, + riscv_cpu->regs[rs1])); + store_rd (cpu, rd, tmp); /* Walk the reservation list to find an existing match. */ amo_curr = state->amo_reserved_list; @@ -878,6 +890,7 @@ execute_a (SIM_CPU *cpu, unsigned_word iw, const struct riscv_opcode *op) amo_curr->next = state->amo_reserved_list; state->amo_reserved_list = amo_curr; goto done; + case MATCH_SC_D: case MATCH_SC_W: TRACE_INSN (cpu, "%s %s, %s, (%s);", op->name, rd_name, rs2_name, rs1_name); @@ -889,9 +902,14 @@ execute_a (SIM_CPU *cpu, unsigned_word iw, const struct riscv_opcode *op) if (amo_curr->addr == riscv_cpu->regs[rs1]) { /* We found a reservation, so operate it. */ - sim_core_write_unaligned_4 (cpu, riscv_cpu->pc, write_map, - riscv_cpu->regs[rs1], - riscv_cpu->regs[rs2]); + if (op->xlen_requirement == 64) + sim_core_write_unaligned_8 (cpu, riscv_cpu->pc, write_map, + riscv_cpu->regs[rs1], + riscv_cpu->regs[rs2]); + else + sim_core_write_unaligned_4 (cpu, riscv_cpu->pc, write_map, + riscv_cpu->regs[rs1], + riscv_cpu->regs[rs2]); store_rd (cpu, rd, 0); if (amo_curr == state->amo_reserved_list) state->amo_reserved_list = amo_curr->next; @@ -920,7 +938,7 @@ execute_a (SIM_CPU *cpu, unsigned_word iw, const struct riscv_opcode *op) riscv_cpu->regs[rs1])); store_rd (cpu, rd, tmp); - switch (op->match) + switch (op->match & ~mask_aqrl) { case MATCH_AMOADD_D: case MATCH_AMOADD_W: @@ -931,25 +949,37 @@ execute_a (SIM_CPU *cpu, unsigned_word iw, const struct riscv_opcode *op) tmp = riscv_cpu->regs[rd] & riscv_cpu->regs[rs2]; break; case MATCH_AMOMAX_D: - case MATCH_AMOMAX_W: tmp = max ((signed_word) riscv_cpu->regs[rd], (signed_word) riscv_cpu->regs[rs2]); break; + case MATCH_AMOMAX_W: + tmp = max ((int32_t) riscv_cpu->regs[rd], + (int32_t) riscv_cpu->regs[rs2]); + break; case MATCH_AMOMAXU_D: - case MATCH_AMOMAXU_W: tmp = max ((unsigned_word) riscv_cpu->regs[rd], (unsigned_word) riscv_cpu->regs[rs2]); break; + case MATCH_AMOMAXU_W: + tmp = max ((uint32_t) riscv_cpu->regs[rd], + (uint32_t) riscv_cpu->regs[rs2]); + break; case MATCH_AMOMIN_D: - case MATCH_AMOMIN_W: tmp = min ((signed_word) riscv_cpu->regs[rd], (signed_word) riscv_cpu->regs[rs2]); break; + case MATCH_AMOMIN_W: + tmp = min ((int32_t) riscv_cpu->regs[rd], + (int32_t) riscv_cpu->regs[rs2]); + break; case MATCH_AMOMINU_D: - case MATCH_AMOMINU_W: tmp = min ((unsigned_word) riscv_cpu->regs[rd], (unsigned_word) riscv_cpu->regs[rs2]); break; + case MATCH_AMOMINU_W: + tmp = min ((uint32_t) riscv_cpu->regs[rd], + (uint32_t) riscv_cpu->regs[rs2]); + break; case MATCH_AMOOR_D: case MATCH_AMOOR_W: tmp = riscv_cpu->regs[rd] | riscv_cpu->regs[rs2]; @@ -975,6 +1005,7 @@ execute_a (SIM_CPU *cpu, unsigned_word iw, const struct riscv_opcode *op) riscv_cpu->regs[rs1], tmp); done: + current_alignment = prev_alignment; return pc; } @@ -1307,7 +1338,15 @@ execute_one (SIM_CPU *cpu, unsigned_word iw, const struct riscv_opcode *op) switch (op->insn_class) { case INSN_CLASS_A: - return execute_a (cpu, iw, op); + /* Check whether model with A extension is selected. */ + if (riscv_cpu->csr.misa & 1) + return execute_a (cpu, iw, op); + else + { + TRACE_INSN (cpu, "UNHANDLED EXTENSION: %d", op->insn_class); + sim_engine_halt (sd, cpu, NULL, riscv_cpu->pc, sim_signalled, + SIM_SIGILL); + } case INSN_CLASS_C: /* Check whether model with C extension is selected. */ if (riscv_cpu->csr.misa & 4)